Testing of data retention latches in circuit devices

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

11388154

ABSTRACT:
A circuit device having data retention latches utilizes a test interface and system test controller to control one or more components of the circuit device to ensure proper conditions for testing the data retention latches. The data retention latches each include a scan component that is part of a scan chain, a first latching component that is powered in a first voltage domain and a second latching component that is powered in a second voltage domain, where one of the voltage domains can be effectively shut down when the circuit device is placed in a low-voltage mode. The system test controller can control a scan controller used to scan test data in and out of the scan chain. The system test controller further can control a power controller used to manage a power down sequence and a power up sequence so as to ensure that the data retention latches are not placed in spurious states.

REFERENCES:
patent: 5075570 (1991-12-01), Shewchuk et al.
patent: 5162667 (1992-11-01), Yasui et al.
patent: 5598421 (1997-01-01), Tran et al.
patent: 5708773 (1998-01-01), Jeppesen, III et al.
patent: 5793776 (1998-08-01), Quereshi et al.
patent: 6141237 (2000-10-01), Eliason et al.
patent: 6195754 (2001-02-01), Jardine et al.
patent: 6243842 (2001-06-01), Slezak et al.
patent: 6266793 (2001-07-01), Mozdzen et al.
patent: 6362675 (2002-03-01), Alwais
patent: 6807644 (2004-10-01), Reis et al.
patent: 6948147 (2005-09-01), New et al.
patent: 7051255 (2006-05-01), Gschwind
patent: 2002/0159305 (2002-10-01), Yoo et al.
patent: 2003/0067322 (2003-04-01), Stan et al.
patent: 2003/0172333 (2003-09-01), Wehage
patent: 2003/0188241 (2003-10-01), Zyuban et al.
patent: 2003/0226077 (2003-12-01), Zyuban et al.
patent: 2004/0006729 (2004-01-01), Pendurkar
patent: 2005/0218943 (2005-10-01), Padhye et al.
patent: 2007/0208967 (2007-09-01), Pedersen
patent: 1 098 324 (2001-05-01), None
patent: WO 2004/066050 (2004-08-01), None
Levy, Paul S. “Power-Down Integrated Circuit Built-In Self-Test Structures”; 1991 IEEE VLSI Test Symposium; IEEE 1991; Paper 2.1; pp. 30-33.
Oshana, Rob, “Introduction to JTAG,” Embedded Systems Design, http://www.embedded.com/showArticle.jhtml?articleID=9900782, Oct. 29, 2002, 4 pages.
Shigematsu, Satoshi et al.; “A 1-V High-Speed MTCMOS Circuit Scheme for Power-Down Application Circuits”; IEEE Journal of Solid-State Circuits; vol. 32, No. 6; Jun. 1997; pp. 861-869.
Zyuban, Victor et al.; “Low Power Integrated Scan-Retention Mechanism”; ISLPED 2002; Aug. 12-14, 2002; pp. 98-102; ACM (18 page related presentation included).
INTEL, “Designing for On-Board Programming Using the IEEE 1149.1 (JTAG) Access Port,” AP-603, Nov. 1996, 165 pages.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Testing of data retention latches in circuit devices does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Testing of data retention latches in circuit devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Testing of data retention latches in circuit devices will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3932420

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.