Electrical computers and digital processing systems: support – Synchronization of clock or timing signals – data – or pulses – Using delay
Reexamination Certificate
2005-12-07
2008-09-09
Cao, Chun (Department: 2115)
Electrical computers and digital processing systems: support
Synchronization of clock or timing signals, data, or pulses
Using delay
C713S600000
Reexamination Certificate
active
07424635
ABSTRACT:
The delay locked loop (“DLL”) delay interval can be locked to stop the DLL from wasting power in unnecessarily switching to synchronize the device with the DLL is associated to the system clock. This is achieved by adding logic sensing when a DRAM device will not imminently be called upon to output data and when the device has stabilized. Waiting for the DLL delay interval to stabilize before locking the delay interval still allows the DLL to immediately and effectively resume operations when the DLL is needed to synchronize the output of the DRAM device with the system clock. The DLL delay interval can be locked, together with the DLL clock, after the DRAM device is deselected by the chip select control line, after a number of no operation commands have been received, and/or after any command issued to the DRAM device has been completed.
REFERENCES:
patent: 5675274 (1997-10-01), Kobayashi et al.
patent: 5708611 (1998-01-01), Iwamoto et al.
patent: 6108793 (2000-08-01), Fujii et al.
patent: 6111925 (2000-08-01), Chi
patent: 6215363 (2001-04-01), Conta et al.
patent: 6249685 (2001-06-01), Sharaf et al.
patent: 6252466 (2001-06-01), Kawamura
patent: 6265947 (2001-07-01), Klemmer et al.
patent: 6385125 (2002-05-01), Ooishi et al.
patent: 6438060 (2002-08-01), Li et al.
patent: 6486651 (2002-11-01), Lee et al.
patent: 6525988 (2003-02-01), Ryu et al.
patent: 6538956 (2003-03-01), Ryu et al.
patent: 2002/0181296 (2002-12-01), Jones et al.
Cao Chun
Dorsey & Whitney LLP
LandOfFree
System and method for power saving delay locked loop control... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with System and method for power saving delay locked loop control..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System and method for power saving delay locked loop control... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3972474