Subarray architecture with partial address translation

Static information storage and retrieval – Read/write circuit – Multiplexing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518901, 36523002, G11C 700

Patent

active

052532038

ABSTRACT:
The physical organization of a memory cell array in an integrated circuit cache memory system is different from its logical organization because the bit lines of the array are divided into segments to physically divide the memory cell array into sub-arrays, and multiplexing the bit line segments of groups of neighboring bit lines are multiplexed to respective data lines. "Early" address bits control row decoders which select a row of memory cells in each sub-array to assert data signals on the bit line segments in each sub-array. "Late" address bits control the multiplexing of the data signals on the bit line segments to the data lines. By segmenting the bit lines, the number of "late" address bits is increased relative to the number of "early" address bits to increase the memory access speed in data processing systems that employ virtual addressing but store data in cache memory in association with physical addresses. The "late" address bits, for example, are a translated portion of a virtual address translated by a translation buffer, and the "early" address bits are an untranslated portion of the virtual address. Routing problems are avoided by extending the data lines in parallel with the bit lines over regions of the integrated circuit substrate allocated to the memory cells in the array, and forming the data lines in a metalization layer separate from and over a metalization layer of the bit lines. Each data line is multiplexed to multiple bit line segments to eliminate a final multiplexer to input/output lines.

REFERENCES:
patent: 4384342 (1983-05-01), Imura et al.
patent: 4663742 (1987-05-01), Andersen et al.
patent: 4675845 (1987-06-01), Itoh et al.
patent: 4694433 (1987-09-01), Weidmann
patent: 4758993 (1988-07-01), Takemae
patent: 4803621 (1989-02-01), Kelly
patent: 4894770 (1990-01-01), Ward et al.
patent: 4905188 (1990-02-01), Chuang et al.
patent: 4926386 (1990-05-01), Park
patent: 4928266 (1990-05-01), Abbott et al.
patent: 4941129 (1990-07-01), Oshima et al.
patent: 5014235 (1991-05-01), Morton
patent: 5097441 (1992-03-01), Cho et al.
patent: 5099452 (1992-03-01), Yamakoshi et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Subarray architecture with partial address translation does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Subarray architecture with partial address translation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Subarray architecture with partial address translation will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1911092

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.