Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Of specified material other than unalloyed aluminum
Reexamination Certificate
2003-06-19
2004-11-30
Lee, Hsien Ming (Department: 2823)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Of specified material other than unalloyed aluminum
C257S759000, C257S762000, C257S774000, C438S631000, C438S633000, C438S634000, C438S672000, C438S675000
Reexamination Certificate
active
06825561
ABSTRACT:
BACKGROUND OF INVENTION
The present invention relates generally to semiconductor device processing and, more particularly, to a structure and method for eliminating time dependent dielectric breakdown failure of low-k material.
In the fabrication of integrated circuit devices, it is often desirable to isolate individual components of the integrated circuits from one another with insulative materials. Such insulative materials may include, for example, silicon dioxide, silicon nitride and silicon carbide. While these materials may have acceptable insulating properties in many applications, they also have relatively high dielectric constants, which can lead to capacitive coupling between proximate conductive elements. This is particularly disadvantageous, given the ever-decreasing distances between conductive circuit elements, and the use of multi-layered structures. An unnecessary capacitive coupling between adjacent wires increases the RC time delay of a signal propagated therethrough, resulting in decreased device performance. Thus, for specific applications, insulating materials having relatively low dielectric constants (e.g., k<3) are desired. In very large scale integrated circuit (VLSI) technology, silicon dioxide (SiO
2
) has been traditionally used as an interlevel dielectric (ILD) material in conjunction with aluminum interconnect material. More recently, significant advancements have been made to enhance circuit performance by replacing the SiO
2
with a “low-k” dielectric and by using copper (higher conductivity) interconnect.
Certain organic polymers are known in the semiconductor manufacturing industry for their low-k dielectric properties; these polymers are often used for intermetallic insulation in damascene structures. These polymers are generally classified as aromatic thermosets, polyarylene ethers and crosslinked polyphenylene polymers, including low-k organic and/or non-organic, porous or non-porous dielectric materials. The low-k dielectric is typically applied to semiconductor wafers by spin-on coating in a wafer track, similar to the process used in the application of photolithography resist. Alternatively, it may be deposited by a chemical vapor deposition (CVD) process.
However, the integration of an all low-k dielectric in semiconductor manufacturing has presented several challenges such as, for example, the effects of time dependent dielectric breakdown (TDDB). TDDB has been a substantial reliability concern in the formation of back end of line (BEOL) interconnect structures, when using a low-k dielectric in conjunction with copper metallization. However, the leakage current increases over time to a level sufficient to cause dielectric breakdown, and eventually circuit failure could occur over the lifetime of the device. This mode of failure is substantially absent in case of oxide dielectrics, but is predominant in copper interconnects formed within low-k dielectrics used as interlevel dielectric. Accordingly, it is desirable to be able to utilize a low-k dielectric material with a diffusive metallization material, while also preventing TDDB concerns.
SUMMARY OF INVENTION
The foregoing discussed drawbacks and deficiencies of the prior art are overcome or alleviated by an interconnect structure for a device. A metallization line is formed within a low-k dielectric material, the metallization line being surrounded on bottom and side surfaces thereof by a liner material. An embedded dielectric cap is formed over a top surface of the metallization line, wherein the embedded dielectric cap has a sufficient thickness so as to separate a top surface of the liner material from a hardmask layer formed over the low-k dielectric material.
In another aspect, a back end of line (BEOL) interconnect structure for a semiconductor device includes a trench formed within a low-k dielectric material and a liner material formed within the trench. A metallization line formed within the trench, the metallization line being surrounded on bottom and side surfaces thereof by the liner material. An embedded dielectric cap is formed in the trench and over a top surface of the metallization line, wherein the embedded dielectric cap has a sufficient thickness so as to separate a top surface of the liner material from a hardmask layer formed over the low-k dielectric material.
In still another aspect, a method for forming an interconnect structure includes defining a trench within a low-k dielectric material and forming a liner material within the trench. A conductive metallization material is formed within the trench and over the liner, and a portion of the metallization material and the liner material is removed from the trench. An embedded dielectric cap is formed in the trench and over a top surface of the metallization material and the liner material, wherein the metallization material is surrounded on bottom and side surfaces thereof by the liner material, and surrounded on a top surface thereof by the embedded dielectric cap.
REFERENCES:
patent: 5252516 (1993-10-01), Nguyen et al.
patent: 5434451 (1995-07-01), Dalal et al.
patent: 5760595 (1998-06-01), Edwards et al.
patent: 5976970 (1999-11-01), Dalal et al.
patent: 5981374 (1999-11-01), Dalal et al.
patent: 6033939 (2000-03-01), Agarwala et al.
patent: 6069068 (2000-05-01), Rathore et al.
patent: 6130161 (2000-10-01), Ashley et al.
patent: 6133139 (2000-10-01), Dalal et al.
patent: 6258710 (2001-07-01), Rathore et al.
patent: 6287954 (2001-09-01), Ashley et al.
patent: 6294835 (2001-09-01), Dalal et al.
patent: 6348731 (2002-02-01), Ashley et al.
patent: 6455443 (2002-09-01), Eckert et al.
patent: 6515367 (2003-02-01), Bernard et al.
patent: 6596627 (2003-07-01), Mandal
patent: 2002/0096778 (2002-07-01), Cox
Agarwala Birendra N.
Nguyen Du B.
Rathore Hazara S.
Cantor & Colburn LLP
Jaklitsch Lisa U.
Lee Hsien Ming
LandOfFree
Structure and method for eliminating time dependent... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Structure and method for eliminating time dependent..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Structure and method for eliminating time dependent... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3353281