Strained silicon MOS devices

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S204000, C257S288000, C257S350000, C257SE27046

Reexamination Certificate

active

10637351

ABSTRACT:
A structure to improve carrier mobility of a MOS device in an integrated circuit. The structure comprises a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a conformal stress film covering the source region, the drain region, and the conductive gate. In addition, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a plurality of stress films covering the source region, the drain region, and the conductive gate. Moreover, the structure may comprise a semiconductor substrate, containing a source region and a drain region; a conductive gate overlying a gate dielectric layer on the semiconductor substrate; a spacer disposed adjacent to the conductive gate, the spacer having a width less than 550 angstroms; a stress film covering the source region, the drain region, the conductive gate, and the spacer.

REFERENCES:
patent: 5824584 (1998-10-01), Chen et al.
patent: 5940699 (1999-08-01), Sumi et al.
patent: 6100145 (2000-08-01), Kepler et al.
patent: 6140024 (2000-10-01), Misium et al.
patent: 6310367 (2001-10-01), Yagishita et al.
patent: 6429061 (2002-08-01), Rim
patent: 2002/0022326 (2002-02-01), Kunikiyo
patent: 2004/0212003 (2004-10-01), Lojek
Ootsuka et al., “A Highly Dense, High-Performance 130 nm Node CMOS Technology For Large Scale System-On-A-Chip Applications”, International Electron Devices Meeting 2000:IEDM Technical Digest, San Francisco, CA, Dec.10-13, 2000, pp. 575-578.
Tiwari et al., “Hole Mobility Improvement In Silicon-On-Insulator And Bulk Silicon Transistors Using Local Strain”, International Electron Devices Meeting, 1997, Washington, DC, Dec. 7-10, 1997, pp. 939-941.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Strained silicon MOS devices does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Strained silicon MOS devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Strained silicon MOS devices will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3914243

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.