Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
1998-05-29
2001-07-17
Tsai, Jey (Department: 2812)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S618000, C438S648000
Reexamination Certificate
active
06261899
ABSTRACT:
TECHNICAL FIELD
This invention relates to semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry.
BACKGROUND OF THE INVENTION
Integrated memory devices typically include a memory array area and a peripheral circuitry area. The memory array area constitutes the area in which information or data is stored. The peripheral circuitry area constitutes integrated circuitry which, in part, controls or provides access to the memory array area. One type of integrated memory device is a dynamic random access memory (DRAM) device. DRAMs include, as part of the memory array, plural capacitors which are used to store charges. It is desirable to fabricate integrated circuitry memory devices to have fairly close, comparable, and repeatable capacitance values.
Stacked DRAM capacitors are typically formed from a plurality of layers provided over a substrate by etching at least some of the layers to form a desired capacitor container construction. Capacitors are thereafter formed in the etched containers. To increase the capacitance values of the subsequently formed capacitors, a timed etch is typically conducted to further etch the provided layers after an initial capacitor container definition etch is conducted. Such timed etches can be problematic for a number of reasons. For example, such etches must be carefully monitored and timed to ensure that the etch does not undesirably extend into adjacent integrated device components, which can destroy the circuit. Thus, control of the etches is of major concern. Another problem is that reproducibility of the depth of such etches can be difficult to attain given variations in the processing regimes and materials used to fabricate the capacitor containers. Thus, a need exists for semiconductor processing methods which enable memory devices to be fabricated with predictable and readily reproducible capacitance values.
Another problem associated with the fabrication of integrated memory devices concerns forming electrical connections between conductive lines and substrate active areas in peripheral circuitry areas of the memory array. More specifically, it is sometimes desirable for conductive lines to be electrically connected with substrate active areas which are disposed elevationally lower over a substrate than the respective conductive lines. Typically, the elevational separation between the conductive lines and the substrate active area is due to one or more layers which are interposed between the conductive lines and the corresponding active area to which electrical connection is desired. Often such conductive lines do not typically directly overlie the entire active area with which electrical connection is desired. One prior art solution is to provide a conductive plug of material which extends generally vertically between and connects with the overlying conductive line and only a portion of the active area with which electrical connection is desired. This, however, gives rise to increased resistance and hence lower conductivity as between the conductive line and the elevationally lower substrate active area. Thus, a need exists to provide improved semiconductor processing methods and related integrated circuitry formed thereby with improved conductive connections between elevationally separated conductive lines and substrate active areas.
This invention arose out of concerns associated with forming integrated memory circuitry, particularly DRAM memory devices, with standardized and readily reproducible component values, as well as improving conductive connections between the memory device components.
SUMMARY OF THE INVENTION
In one aspect, the invention provides a method of forming an integrated circuitry memory device. In one preferred implementation, a conductively doped layer is formed over both memory array areas and peripheral circuitry areas. A refractory metal layer is formed over the conductively doped layer to provide conductive structure in both areas. According to a preferred aspect of this implementation, the conductively doped layer which is formed over the memory array provides an electrical contact for a capacitor container to be formed. According to another preferred aspect of this implementation, the conductively doped layer formed over the peripheral circuitry area constitutes a conductive line which includes at least some of the silicide.
In another preferred implementation, the invention provides a method of forming a capacitor container over a substrate. According to a preferred aspect of this implementation, a conductive layer is elevationally interposed between an upper insulating layer and a lower conductive layer over the substrate. The upper insulating layer is etched relative to the interposed conductive layer to form a capacitor container first portion. Subsequently, the interposed conductive layer is etched to form a capacitor container second portion. Preferably, the first etch is substantially selective relative to the interposed conductive layer. Additionally, the second etch is preferably substantially selective relative to the lower conductive layer.
According to another preferred implementation, the invention provides a method of forming capacitor containers. According to a preferred implementation, at least three layers of different materials are formed over a substrate and subsequently etched to form a desired capacitor container. According to a preferred aspect, a first of the materials is etched using a first etching composition which outwardly exposes at least some of a second of the materials. Preferably, such exposure is detected whereupon the first etching composition is changed to a second etching composition which is different from the first etching composition. Accordingly, and utilizing the second etching composition, the second of the materials is etched to outwardly expose at least some of a third of the materials.
REFERENCES:
patent: 5170233 (1992-12-01), Liu et al.
patent: 5206183 (1993-04-01), Dennison
patent: 5227325 (1993-07-01), Gonzalez
patent: 5229326 (1993-07-01), Dennison et al.
patent: 5244826 (1993-09-01), Gonzalez et al.
patent: 5318927 (1994-06-01), Sandhu et al.
patent: 5323038 (1994-06-01), Gonzalez et al.
patent: 5338700 (1994-08-01), Dennison et al.
patent: 5401681 (1995-03-01), Dennison
patent: 5438011 (1995-08-01), Figura et al.
patent: 5444013 (1995-08-01), Akram et al.
patent: 5498562 (1996-03-01), Dennison et al.
patent: 5506166 (1996-04-01), Sandhu et al.
patent: 5538922 (1996-07-01), Cooper et al.
patent: 5563089 (1996-10-01), Jost et al.
patent: 5581093 (1996-12-01), Sakamoto
patent: 5591659 (1997-01-01), Ema et al.
patent: 5600177 (1997-02-01), Yamazaki
patent: 5604147 (1997-02-01), Fischer et al.
patent: 5605857 (1997-02-01), Jost et al.
patent: 5610101 (1997-03-01), Koyama
patent: 5652164 (1997-07-01), Dennison et al.
patent: 5661064 (1997-08-01), Blalock et al.
patent: 5665626 (1997-09-01), Cronin
patent: 5677227 (1997-10-01), Yang et al.
patent: 5688713 (1997-11-01), Linliu et al.
patent: 5706164 (1998-01-01), Jeng
patent: 5717250 (1998-02-01), Schuele et al.
patent: 5786249 (1998-07-01), Dennison
patent: 5851896 (1998-12-01), Summerfelt
patent: 5905280 (1999-05-01), Liu et al.
patent: 5918122 (1999-06-01), Parekh
patent: 5981333 (1999-11-01), Parekh et al.
patent: 6037218 (2000-03-01), Dennison et al.
patent: 6083831 (2000-07-01), Dennison
U.S. application Ser. No. 07/869,615, Doan et al. (now abandoned), filed Apr. 16, 1992.
U.S. application Ser. No. 08/044,824, Dennison et al. (now abandoned), filed Apr. 7, 1993.
U.S. application Ser. No. 08/078,616, Lee et al. (now abandoned), filed Jun. 17, 1993.
U.S. application Ser. No. 08/163,439, Dennison (now abandoned), filed Dec. 7, 1993.
U.S. application Ser. No. 08/622,591, Dennison (issued, see p. 2 and copy attached), filed Mar. 26, 1996.
U.S. application Ser. No. 08/798,242, Parekh et al. (pending, see attached application & pending claims), filed Feb. 11, 1
Lane Richard H.
Zahurak John K.
Micro)n Technology, Inc.
Tsai Jey
Wells, St. John, Roberts, Gregory & Matkins P.S.
LandOfFree
Semiconductor processing methods of forming integrated... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor processing methods of forming integrated..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor processing methods of forming integrated... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2551821