Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1997-02-18
1998-04-14
Bowers, Jr., Charles L.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438289, 438410, 438945, H01L 218244
Patent
active
057390568
ABSTRACT:
A semiconductor processing method of forming a static random access memory cell having an n-channel access transistor includes, providing a bulk semiconductor substrate; patterning the substrate for definition of field oxide regions and active area regions for the n-channel access transistor; subjecting the patterned substrate to oxidizing conditions to form a pair of field oxide regions and an intervening n-channel access transistor active area therebetween, the field oxide regions having respective bird's beak regions extending into the n-channel access transistor active area, the n-channel access transistor active area defining a central region away from the bird's beak regions; and conducting a p-type V.sub.T ion implant into the n-channel active area using the field oxide bird's beak regions as an implant mask to concentrate the V.sub.T implant in the central region of the active area. A semiconductor device includes, a substrate; an n-type transistor on the substrate; and field oxide surrounding the transistor, the transistor having an active area including a central region and a peripheral region with respect to the field oxide, the transistor having a p-type V.sub.T ion implant which is more concentrated in the central region than in the peripheral region.
REFERENCES:
patent: Re29660 (1978-06-01), Armstrong
patent: 3895966 (1975-07-01), MacDougall et al.
patent: 4422885 (1983-12-01), Brower et al.
patent: 4928156 (1990-05-01), Alvis et al.
patent: 5045898 (1991-09-01), Chen et al.
patent: 5134447 (1992-07-01), Ng et al.
patent: 5266510 (1993-11-01), Lee
patent: 5362981 (1994-11-01), Sato et al.
patent: 5396096 (1995-03-01), Akamatsu et al.
patent: 5407849 (1995-04-01), Khambaty et al.
patent: 5448093 (1995-09-01), Kusunoki et al.
patent: 5650350 (1997-07-01), Dennison et al.
"Novel Germanium/Boron Channel-Stop Implantation for Submicron CMOS", by James R. Pfiester and John R. Alvis, 1987, IEEE IDEM Digest.
"A Highly Practical Modifed LOCOS Isolation Technology for the 256 Mbit DRAM", by D.H. Ahn et al., IEEE, 1994, pp. 28.3.1-28.3.4.
Dennison Charles H.
Marr Ken
Bowers Jr. Charles L.
Micro)n Technology, Inc.
Thomas Toniae M.
LandOfFree
Semiconductor processing method of forming a static random acces does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor processing method of forming a static random acces, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor processing method of forming a static random acces will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-634222