Semiconductor memory with jointly usable fuses

Static information storage and retrieval – Read/write circuit – Testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S201000, C365S200000

Reexamination Certificate

active

06744682

ABSTRACT:

FIELD OF INVENTION
This invention relates to the repair of semiconductor memory.
RELATED APPLICATIONS
This application claims the benefit of the May 22, 2001 priority date of German application 101 25 028.2-53, the contents of which are herein incorporated by reference.
BACKGROUND
Semiconductor memory apparatuses which, within certain limits, allow faulty column lines (that is to say data lines or bit lines) to be repaired, are known. For this purpose, the cell array of such a semiconductor memory apparatus contains redundant column lines, which can be used as replacement lines for defective column lines. If a defective column line is found in a test procedure after production of the semiconductor apparatus, then an activation device which is integrated in the semiconductor memory apparatus is activated, in order to replace the defective column line by one of the redundant column lines. Such activation devices normally include a large number of addressing fuses, which are also referred to as column redundancy fuses. Addressing fuses such as these can be “progammed”, for example by applying an electrical voltage or by means of a laser, as function of the electrical address of the faulty column line, by blowing the fuses. A so-called master fuse is normally also programmed, in order to activate the redundant column line.
If access is now made to that memory cell array of the semiconductor memory apparatus whose electrical address has the faulty column line, then a logic gate in the activation device ensures that the redundant column line is addressed instead of the defective column line. A semiconductor memory apparatus which has been repaired in this way behaves, for the user, like a semiconductor memory apparatus which has been fault-free from the start. The use of redundant column lines for repairing defective column lines in conjunction with such an activation device thus allows a greater yield from the production of semiconductor memory apparatuses, since defective column lines can, within certain limits, be repaired.
However, the addressing fuses require a certain amount of surface area on the semiconductor memory apparatus, so that the chip size of such components is larger than that of those without a repair capability. The advantage of a greater yield is thus a trade-off against an increased chip surface area.
SUMMARY
One object of the invention is to specify a semiconductor memory apparatus having a column repair capability, which requires only a comparatively small chip size. A further object of the invention is to specify a corresponding repair method for semiconductor memory apparatuses.
According to the invention, these objects are achieved by a semiconductor memory apparatus according to claim
1
, and by a repair method for a semiconductor memory apparatus according to claim
11
. Preferred embodiments are the subject matter of the dependent claims.
According to the invention, a semiconductor memory apparatus has:
at least one first and one second memory bank, which each have a large number of row and column lines and at least one redundant column line,
an activation device, which is designed for activation of the redundant column lines as replacement lines for defective column lines, and has a large number of programmable addressing fuses (column redundancy fuses) and at least one programmable selection fuse (enable fuse) with at least two electrical selection fuse states,
with the selection fuse being designed such that at least one of the addressing fuses in the first selection fuse state is electrically associated with the first memory bank and in the second selection fuse state is electrically associated with the second memory bank, in order to activate the respective redundant column line.
The invention proposes that two memory banks in the semiconductor memory apparatus according to the invention have the capability to “divide up” the addressing fuses that are provided. The at least one selection fuse is provided in the activation device for this purpose, via which an addressing fuse can be associated with either the first memory bank or the second memory bank. Existing addressing fuses can thus be used both in conjunction with the first memory bank and in conjunction with the second memory bank.
In conventional semiconductor memory apparatuses, no such selectable association is possible between addressing fuses and either the first or the second memory bank. Instead of this, conventional semiconductor memory apparatuses with a number of memory banks each have addressing fuses which are permanently associated with specific memory banks. In consequence, in known semiconductor memory apparatuses, one addressing fuse can be used only in conjunction with a memory bank which is permanently associated with it.
The semiconductor memory apparatus according to the invention in contrast has greater repair flexibility while having the same number of fuses, so that the production yield of such components can be increased. In other words, in comparison to a conventional semiconductor memory apparatus, fewer addressing fuses need to be provided in the semiconductor memory apparatus according to the invention, for a predetermined maximum number of possible repair options, so that the chip size of the semiconductor memory apparatus according to the invention can be reduced in comparison to that of the conventional semiconductor memory apparatus. Equally, it is possible to use the selection fuse to associate the at least one addressing fuse with any given memory bank, when more than two memory banks are provided in the semiconductor memory apparatus.
According to one preferred embodiment, the first selection fuse state corresponds to an electrically nonconductive state, and the second selection fuse state corresponds to an electrically conductive state. The programming of the selection fuse, which is thus equivalent to (reversible or irreversible) fixing of the selection fuse state, thus includes fixing of this state as a nonconductive state or as a conductive state. However, it is equally possible to associate a conductive state with the first selection fuse state, and a nonconductive state with the second selection fuse state.
According to one particularly preferred embodiment, at least one first and one second selection fuse are provided, with at least one of the addressing fuses being associated with the first memory bank when the first selection fuse is in the first selection fuse state and the second selection fuse is in the second selection fuse state. In contrast, this addressing fuse is then associated with the second memory bank when the first selection fuse is in the second selection fuse state and the second selection fuse is in the first selection fuse state,
The association or fixing of the at least one addressing fuse with the first or the second memory bank is accordingly preferably carried out by means of two selection fuses. If the first selection fuse is in the first selection fuse state (for example an electrically nonconductive state) and the second selection fuse is in the second selection fuse state (for example an electrically conductive state), then the at least one addressing fuse is associated with the first memory bank. Programming of the addressing fuse can thus be used to repair a faulty column line in the first memory bank, by using a redundant column line, which is provided in the first memory bank, to replace this faulty column line. If the selection fuse states are interchanged in comparison to the state described above, then the addressing fuse is associated with the second memory bank.
The addressing fuses and/or the selection fuses are preferably fuses which can be blown by laser and/or electrically. Such a fuse which can be blown by laser allows (irreversible) programming, that is to say fixing of the fuse state, in which a focused laser beam interrupts, for example, a metal track in the fuse. Electrically programmable fuses can be changed to a specific fuse state irreversibly, or reversibly by applying an electrical voltage to the fu

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor memory with jointly usable fuses does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor memory with jointly usable fuses, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory with jointly usable fuses will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3340346

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.