Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1993-10-29
1995-07-25
Carroll, J.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257357, 257368, 257402, 257408, H01L 2906, H01L 2978
Patent
active
054364833
ABSTRACT:
Disclosed is a semiconductor device having an internal circuit protected by an electrostatic protective circuit, the internal circuit and electrostatic protective circuit being formed on the same semiconductor substrate. The internal circuit includes MIS elements and has a double-diffused drain structure, while the protective circuit has a single-diffused drain structure. The internal circuit can be, e.g., a DRAM, and the protective circuit can have diffused resistors and clamping MIS elements. The single-diffused drain structure can be formed in the protective circuit on the semiconductor substrate, while providing double-diffused drain structure in the internal circuit on the same substrate, by: (1) scanning the ion implanting apparatus to avoid ion implantation of the first ions into the region of the protective circuit, and/or (2) forming a photoresist film over the region of the protective circuit to prevent ion implanation of the first ions into the protective circuit region. As a further embodiment of the present invention, a semiconductor integrated circuit device is provided wherein the source and drain regions of an MOSFET in the internal circuit have lightly doped drain (LDD) structure in order to suppress the appearance of hot carriers, and the source and drain regions of an MOSFET in the input/output circuit have structure doped with phosphorus at a high impurity concentration, in order to enhance an electrostatic breakdown voltage.
REFERENCES:
patent: 3731161 (1973-02-01), Yamamoko
patent: 3754171 (1973-03-01), Anzai et al.
patent: 3812478 (1974-09-01), Tomisawa et al.
patent: 3999212 (1976-04-01), Usuda
patent: 4108686 (1978-08-01), Jacobus, Jr.
patent: 4131908 (1978-12-01), Daub et al.
patent: 4172260 (1979-06-01), Okabe et al.
patent: 4291321 (1981-09-01), Pfeiderer et al.
patent: 4291322 (1981-11-01), Clemens et al.
patent: 4295176 (1981-10-01), Wittwer
patent: 4298401 (1981-11-01), Nuez et al.
patent: 4325180 (1982-03-01), Curran
patent: 4329706 (1982-08-01), Crowder et al.
patent: 4356623 (1982-08-01), Hunter
patent: 4384301 (1983-05-01), Tasch, Jr. et al.
patent: 4385337 (1983-05-01), Asano et al.
patent: 4399451 (1983-08-01), Shirai
patent: 4400711 (1983-08-01), Avery
patent: 4419809 (1983-12-01), Riseman et al.
patent: 4433468 (1984-02-01), Kawamata
patent: 4445270 (1984-05-01), Hsu
patent: 4466177 (1984-07-01), Chao
patent: 4475280 (1984-10-01), Ragonese et al.
patent: 4481521 (1984-11-01), Okumura
patent: 4502205 (1985-03-01), Yohamo
patent: 4509067 (1985-08-01), Minami et al.
patent: 4532697 (1985-08-01), Ko
patent: 4543597 (1985-09-01), Shibata
patent: 4554729 (1985-11-01), Tanimura et al.
patent: 4575920 (1985-03-01), Tsunashima
patent: 4577391 (1986-03-01), Hsia et al.
patent: 4590663 (1986-05-01), Haken
patent: 4591894 (1986-05-01), Kawakami
patent: 4597827 (1986-07-01), Nishitani et al.
patent: 4602267 (1986-09-01), Shirato
patent: 4609931 (1986-09-01), Koike
patent: 4628341 (1986-12-01), Thomas
patent: 4631571 (1986-12-01), Tsubokura
patent: 4637124 (1987-01-01), Okuyama et al.
patent: 4656492 (1987-04-01), Sumami et al.
patent: 4663645 (1987-05-01), Kumor
patent: 4667009 (1987-05-01), Rugg
patent: 4730208 (1988-03-01), Sugino et al.
patent: 4745086 (1988-07-01), Parrillo et al.
patent: 4893168 (1990-01-01), Takahashi et al.
patent: 5017985 (1991-05-01), Lin
"Hybrid Protective Device for MOS-LSI Chips", IEEE Transactions on Parts, Hybrids, and Packaging, vol. PHP-12, No. 3, (Sep. 1976).
"Snapback Induced Gate Dieletric Breakdown in Graded Junction MOS Structures" by Shabde, et al in IEEE/IRPS (1984) pp. 165-168.
"Fabrication of High-Performance LDDFET's With Oxide Sidwall-Spacer Technology", Tsang, et al, Ieee Journal of Solid-State Circuits, vol. SC-17, No. w, Apr. 1982, pp. 220-226.
"An As-P (n+-n-) Double Diffuse Drain MOSFET for VLSI's", Takeda, et al, in IEEE Transactions in Electron Devices, vol. ED-30 (Jun. 1983), pp. 652-657.
"Analysis and Design of Digital Integrated Circuits", Hodges, et al, 1983, McGraw Hill Inc., pp. 59-60.
"An Optimized 0.5 Micron LDD Transistor" by Ralhmam, IE DM, 1983, pp. 237-239.
"Design and Characteristics of the Lightly Doped Dram-Source (LDD) Insulated Gate Field-Effect Transistor", by Oguna, IEEE Transactions on Electron Devices, ED 27, (Aug. 1980), pp. 1359-1367.
"An As-P (N.sup.+ -N.sup.-) Double Diffused Drain MOSFET for VLSI's", by Takeda, et al, Digest of Technical Papers Symposium on VLSI Technology, Japan (Sep. 1982), pp. 40-41.
Ishihara Masamichi
Iwai Hidetoshi
Katto Hisao
Matsumoto Tetsuro
Mitsusada Kazumichi
Carroll J.
Hitachi , Ltd.
LandOfFree
Semiconductor integrated circuit device having a first MISFET of does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor integrated circuit device having a first MISFET of, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor integrated circuit device having a first MISFET of will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-741471