Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2007-05-15
2010-06-22
v Pham, Hoai (Department: 2892)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S218000, C257SE21632
Reexamination Certificate
active
07741167
ABSTRACT:
By forming a substantially continuous and uniform semiconductor alloy in one active region while patterning the semiconductor alloy in a second active region so as to provide a base semiconductor material in a central portion thereof, different types of strain may be induced, while, after providing a corresponding cover layer of the base semiconductor material, well-established process techniques for forming the gate dielectric may be used. In some illustrative embodiments, a substantially self-aligned process is provided in which the gate electrode may be formed on the basis of layer, which has also been used for defining the central portion of the base semiconductor material of one of the active regions. Hence, by using a single semiconductor alloy, the performance of transistors of different conductivity types may be individually enhanced.
REFERENCES:
patent: 7023018 (2006-04-01), Buss
patent: 7057216 (2006-06-01), Ouyang et al.
patent: 7556996 (2009-07-01), Schwan et al.
patent: 2005/0093021 (2005-05-01), Ouyang et al.
patent: 2006/0019462 (2006-01-01), Cheng et al.
patent: 2006/0118878 (2006-06-01), Huang et al.
patent: 2006/0160291 (2006-07-01), Lee et al.
patent: 2007/0196987 (2007-08-01), Chidambarrao et al.
patent: 05259075 (1993-10-01), None
patent: 9219524 (1997-08-01), None
patent: 1020030074152 (2003-09-01), None
patent: 2005043590 (2005-05-01), None
PCT Search Report Dated Apr. 9, 2008 for Serial No. PCT/US07/022680.
Communication from foreign associate dated Jul. 19, 2007 for Application No. 102006051492.0-33.
Beyer Sven
Buchholtz Wolfgang
Horstmann Manfred
Press Patrick
Advanced Micro Devices , Inc.
Pham Hoai v
Williams Morgan & Amerson
LandOfFree
Semiconductor device comprising NMOS and PMOS transistors... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device comprising NMOS and PMOS transistors..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device comprising NMOS and PMOS transistors... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4248715