Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2002-09-12
2004-10-05
Kang, Donghee (Department: 2811)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S261000, C438S287000, C438S591000, C438S785000, C257S410000, C257S411000
Reexamination Certificate
active
06800519
ABSTRACT:
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is based upon and claims the benefit of priority from the prior Japanese Patent Applications No. 2001-295367, filed Sep. 27, 2001; and No. 2002-94149, filed Mar. 29, 2002, the entire contents of both of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device and a method of manufacturing the same.
2. Description of the Related Art
In accordance with miniaturization of the silicon semiconductor integrated circuit, the size of an MIS (Metal Insulator Semiconductor) transistor is rendered smaller and smaller. According to ITRS (International Technology Road map for Semiconductors), 2000 edition, the technology nodes of 60 nm require EOT (Equivalent Oxide Thickness), which is a thickness of the gate insulator converted into the thickness of a silicon oxide film based on the dielectric constant, falling within a range of between 0.8 nm and 1.2 nm. However, if EOT is set to fall within the range noted above and a silicon oxide film or a silicon oxynitride film is used as a gate insulator, it is impossible to suppress sufficiently the leak current. Therefore, it is necessary to use an insulating film with a high dielectric constant, i.e., a high-k film containing metal, as the gate insulator.
In recent years, vigorous research has been conducted on, for example, Ta
2
O
5
, TiO
2
, Al
2
O
3
, ZrO
2
, HfO
2
, Zr silicate (ZrSiO
x
) and Hf silicate (HfSiO
x
) as a material of the next generation gate insulator with a high dielectric constant. Particularly, ZrO
2
, HfO
2
and silicates thereof are high in the thermodynamic stability on an Si substrate, have a high dielectric constant and a large band gap and, thus, are considered to be particularly hopeful as a material of the gate insulator of the sub-1 nm generation.
However, the following problems are pointed out in respect of the thermal stability in the interface between the ternary insulator such as M—Si—O (M=Zr, Hf) and the Si substrate.
The first problem is derived from the situation that oxidizing species such as O
2
and H
2
O have a relatively high diffusion rate within the particular insulator. If the oxidizing species have a high diffusion rate within the insulating film, traces of the oxidizing species contained in the atmosphere are readily migrated through the insulating film during various heat treatment steps, with the result that a thick SiO
2
film is formed at the interface between the insulator and the Si substrate. The formation of the SiO
2
film lowers the dielectric constant of the gate insulator so as to increase EOT.
The second problem is brought about in the case where the partial pressure of the oxidizing species within the heat treating atmosphere is lowered in an attempt to prevent the SiO
2
film from being formed. Specifically, if the structure of an insulating film/Si substrate is subjected to a heat treatment at a temperature not lower than 900° C. under UHV (Ultra High Vacuum) in which the partial pressure of the oxidizing species is lowered, it has been confirmed that a metal silicide (MSi
x
) is produced at the interface between the high-k film and the Si substrate, which brings about degradation of the morphology. Incidentally, the particular reaction takes place not only at the interface between the high-k film and the Si substrate but also at the interface between the high-k film and a polycrystalline silicon (poly-Si) gate electrode or a polycrystalline silicon germanium (poly-SiGe) gate electrode.
As described above, in order to suppress the formation of an SiO
2
film at the interface between the high-k film and the Si substrate, it is necessary to suppress the partial pressure of the oxidizing species to a low level in the atmosphere. However, if the partial pressure of the oxidizing species is excessively lowered, a silicide is formed. Therefore, in the case where an Si substrate having a high-k film formed thereon is subjected to a heat treatment step, it is necessary to control the partial pressure of the oxidizing species in the atmosphere to fall within a prescribed range in order to suppress both formation of an SiO
2
film and silicide.
However, the partial pressure range of the oxidizing species in which formation of an SiO
2
film and a silicide can be suppressed is very narrow, which makes it very difficult to control the partial pressure of the oxidizing species to fall within the desired range. This raises a serious obstacle in applying a high-k film to the present semiconductor process, which includes many heat treatment steps at high temperatures such as an activation anneal.
BRIEF SUMMARY OF THE INVENTION
According to a first aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising forming a structure including a first layer containing Si and a metal oxide layer in contact with the first layer, the metal oxide layer being higher in dielectric constant than silicon oxide, and heating the structure in an atmosphere containing He and/or Ne.
According to a second aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising forming a structure including a first layer containing Si and a metal oxide layer in contact with the first layer, the metal oxide layer being higher in dielectric constant than silicon oxide and at least one of the first layer and the metal oxide layer containing He and/or Ne, and heating the structure.
According to a third aspect of the present invention, there is provided a semiconductor device, comprising a first layer containing Si, and a metal oxide layer in contact with the first layer, the metal oxide layer being higher in dielectric constant than silicon oxide, and at least one of the first layer and the metal oxide layer containing He and/or Ne.
In each of the first and second aspects of the present invention, it is possible for the particular structure to further comprise a second layer. Also, the device according to the third aspect of the present invention may further comprise a second layer.
In each of the first to third aspects of the present invention, it is possible for the metal oxide layer to be a gate insulator. It is possible for the first layer to include at least one of an Si underlying layer, a gate electrode and a sidewall insulating film. Also, it is possible for the particular structure or the device to further comprise as the second layer at least one of, for example, an Si underlying layer, a gate electrode and a sidewall insulating film.
It is possible for the Si underlying layer to be, for example, an Si substrate or an Si substrate of an SOI substrate. It is possible for that surface of the Si underlying layer which faces the metal oxide layer to be oxidized. In other words, it is possible for the Si underlying layer to comprise a silicon oxide film formed on the surface thereof that faces the metal oxide layer.
It is possible for the first layer to be, for example, an Si layer or an SiGe layer. Alternatively, it is possible for the first layer to be an insulating layer containing Si such as a silicon oxide layer or a silicon oxynitride layer.
Similarly, it is possible for the second layer to be, for example, an Si layer or an SiGe layer. Alternatively, it is possible for the second layer to be an insulating layer containing Si such as a silicon oxide layer or a silicon oxynitride layer.
The metal oxide layer has a dielectric constant higher than that of silicon oxide. It is possible to use a metal oxide, a metal oxynitride or a silicate containing a metal, Si and oxygen as the material of the metal oxide layer satisfying the particular requirement. The material that can be used for forming the metal oxide layer includes, for example, ZrO
2
, HfO
2
, BeO, MgO, SrO, BaO, Y
2
O
3
, CeO
2
, Pr
x
O
y
, Nd
2
O
3
, ThO
2
, RuO
2
, IrO
2
, Al
2
O
3
, In
2
O
3
, ZrON, HfON, ZrSiO
x
, HfSiO
x
, ZrSiO
x
N, and HfSiO
x
N. It is possible for the metal oxide layer to be made of a
Kurihara Kazuaki
Muraoka Kouichi
LandOfFree
Semiconductor device and method of manufacturing the same does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device and method of manufacturing the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and method of manufacturing the same will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3265617