Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2005-05-31
2005-05-31
Wilczewski, Mary (Department: 2822)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S238000, C438S275000, C438S382000, C438S383000, C438S530000
Reexamination Certificate
active
06900088
ABSTRACT:
First and second gate electrodes are formed on first and second regions of a semiconductor substrate. Second conductivity type impurities are implanted into the second region to form first impurity diffusion regions. Spacer films are formed on the side surfaces of the first and second gate electrodes. Second conductivity type impurities are implanted into the first and second regions to form second impurity diffusion regions. After the spacer films are removed, second conductivity type impurities are implanted into the first region to form third impurity diffusion regions. The third activation process is performed so that the gradient of impurity concentration distribution around the third impurity diffusion region becomes steeper than the gradient of impurity concentration distribution around the first impurity diffusion region.
REFERENCES:
patent: 4622735 (1986-11-01), Shibata
patent: 5498887 (1996-03-01), Ohki et al.
patent: 5610088 (1997-03-01), Chang et al.
patent: 5668024 (1997-09-01), Tsai et al.
patent: 5747852 (1998-05-01), Chang et al.
patent: 5773339 (1998-06-01), Okamoto
patent: 5780350 (1998-07-01), Kapoor
patent: 5956603 (1999-09-01), Talwar et al.
patent: 6153455 (2000-11-01), Ling et al.
patent: 6255152 (2001-07-01), Chen
patent: 6309937 (2001-10-01), Lin
patent: 05-067776 (1993-03-01), None
patent: 06-053157 (1994-02-01), None
patent: 07-231044 (1995-08-01), None
patent: 2000-196037 (2000-07-01), None
patent: 2000-269491 (2000-09-01), None
patent: 2001-007220 (2001-01-01), None
Wolf, Ph.D., Stanley, “CMOS Process Integration,” Silicon Processing for the VLSI Era: Vol. 2—Process Integration, Lattice Press, 1986, pp. 428-431.*
Wolf, Ph.D., Stanley, Richard N. Tauber, “Ion Implantation for VLSI,” Sillicon Processing for VSLI Era—vol. 1: Process Technology, Lattice Press, 1986, pp. 303-308.*
Wolf, Ph.D., Stanley, Richard Tauber, Ph.D., “Crystalline Defects, Thermal Processing, and Gettering,” Silicon Processing for the VSLI Era—vol. 1: Process Technology, Lattice Press, 1986, pp. 56-58.*
“Activation and Deactivation of Laser Thermal Annealed Boron, Arsenic, Phosphorus and Antimony Ultra-Shallow Abrupt Junctions”, Murto et al; TH-13; Ion Implantation Technology 2000.
“Self-Aligned Nickel-Mono-Silicide Technology for High-Speed Deep Submicrometer Logic CMOS USI”, Morimoto et al; vol. 42, No. 5, May 1995 IEEE, pp 915-923.
70nm MOSFET with Ultra-shallow, Abrupt, and Super-doped S/D Extension Implemented by Laser Thermal Process (LTP); Bin Yu et al; 1999 IEEE.
“Front End Processes”; International Technology Roadmap for Semiconductors 1999; pp 105-141.
Nakai Satoshi
Nanjo Ryota
Sugatani Shinji
Fujitsu Limited
Thomas Toniae M.
Westerman Hattori Daniels & Adrian LLP
Wilczewski Mary
LandOfFree
Semiconductor device and its manufacture method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor device and its manufacture method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device and its manufacture method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3388898