Radiation imagery chemistry: process – composition – or product th – Imaging affecting physical property of radiation sensitive... – Making electrical device
Reexamination Certificate
2000-11-30
2003-10-28
Huff, Mark F. (Department: 1756)
Radiation imagery chemistry: process, composition, or product th
Imaging affecting physical property of radiation sensitive...
Making electrical device
C430S322000, C430S396000, C430S005000, C250S492200, C250S492220, C205S122000, C205S105000, C205S135000
Reexamination Certificate
active
06638688
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to plating methods employed for forming microelectronic fabrications. More particularly, the present invention relates to selective plating methods employed for forming microelectronic fabrications.
2. Description of the Related Art
Microelectronic fabrications are formed from microelectronic substrates over which are formed patterned microelectronic conductor layers which are separated by microelectronic dielectric layers.
As microelectronic fabrication integration levels have increased and patterned microelectronic conductor layer dimensions have decreased, it has become increasingly common in the art of microelectronic fabrication to employ selective plating methods for forming within microelectronic fabrications selectively plated patterned microelectronic conductor layers within microelectronic fabrications.
Selective plating methods are desirable in the art of microelectronic fabrication for forming selectively plated patterned microelectronic conductor layers within microelectronic fabrications insofar as selective plating methods are generally more economical than other methods which may be employed for forming patterned microelectronic conductor layers within microelectronic fabrications, where such other methods may include but are not limited to chemical vapor deposition (CVD) methods and physical vapor deposition (PVD) methods which may be employed for forming patterned microelectronic conductor layers within microelectronic fabrications.
While selective plating methods are thus desirable in the art of microelectronic fabrication for forming selectively plated patterned microelectronic conductor layers within microelectronic fabrications, selective electroplating plating methods in particular are nonetheless also not entirely without problems in the art of microelectronic fabrication for forming selectively plated patterned microelectronic conductor layers within microelectronic fabrications. In that regard, it is known in the art of microelectronic fabrication that selective electroplating methods when employed for forming selectively plated patterned microelectronic conductor layers within microelectronic fabrications often provide non-uniform selectively plated patterned microelectronic conductor layers, in particular with respect to thickness non-uniformity of the selectively plated patterned microelectronic conductor layers.
It is thus desirable in the art of microelectronic fabrication to provide selective plating methods through which there may be formed within microelectronic fabrications selectively plated patterned microelectronic conductor layers with enhanced uniformity, and in particular with enhanced thickness uniformity.
It is towards the foregoing object that the present invention is directed.
Various methods and apparatus have been disclosed in the art of microelectronic fabrication for forming microelectronic conductor layers, and in particular plated microelectronic conductor layers, with desirable properties within the art of microelectronic fabrication.
For example, Yee et al., in U.S. Pat. No. 5,135,636, disclose an electroplating method and an electroplating apparatus which may be employed for forming over a microelectronic substrate employed within a microelectronic fabrication a plated microelectronic conductor layer with enhanced thickness uniformity. To realize the foregoing object, the electroplating method and the electroplating apparatus employ when forming the plated microelectronic conductor layer over the microelectronic substrate employed within the microelectronic fabrication a metal electroplating cathode ring separated from, surrounding and electrically connected to the microelectronic substrate when plating simultaneously over both the microelectronic substrate and the metal electroplating cathode ring the plated microelectronic conductor layer.
In addition, Reynolds, in U.S. Pat. No. 5,932,077, discloses a plating apparatus which may be employed for plating, with enhanced manufacturing efficiency, a microelectronic conductor layer over a microelectronic substrate employed within a microelectronic fabrication while employing a plating method. To realize the foregoing object, the plating apparatus employs a plating chamber having a door upon which may be fixtured the microelectronic substrate over which is formed the microelectronic conductor layer while employing the plating method.
Finally, Uzoh, in U.S. Pat. No. 6,056,869, discloses a method and an apparatus which may be employed for providing a residue free conductor layer formed over a microelectronic substrate employed within a microelectronic fabrication. To realize the foregoing result the method and the apparatus comprise a deplating method and a deplating apparatus by which undesirable conductor layer residues are deplated from edge surfaces and backside surfaces of the microelectronic substrate employed within the microelectronic fabrication.
Desirable in the art of microelectronic fabrication are additional methods and materials which may be employed for forming, with enhanced thickness uniformity, plated microelectronic conductor layers within microelectronic fabrications.
It is towards the foregoing object that the present invention is directed.
SUMMARY OF THE INVENTION
A first object of the present invention is to provide a plating method for forming a plated microelectronic conductor layer within a microelectronic fabrication.
A second object of the present invention is to provide a plating method in accord with the first object of the present invention, wherein the plated microelectronic conductor layer is formed with enhanced thickness uniformity.
A third object of the present invention is to provide a plating method in accord with the first object of the present invention and the second object of the present invention, wherein the plating method is readily commercially implemented.
In accord with the objects of the present invention, there is provided in a first instance by the present invention a method for forming a patterned photoresist layer. To practice the method of the present invention, there is first provided a substrate. There is then formed over the substrate a blanket photoresist layer formed of a negative photoresist material. There is then photoexposed the blanket photoresist layer to form a photoexposed blanket photoresist layer while employing a photoexposure apparatus which employs an annular edge ring exclusion apparatus positioned over an annular edge ring of the blanket photoresist layer and the substrate. Finally, there is then developed the photoexposed blanket photoresist layer to form a patterned photoresist layer having an annular edge ring excluded over the annular edge ring of the substrate.
In further detail, under circumstances where the substrate has formed thereover a blanket electroplating seed layer prior to forming thereover the blanket photoresist layer, and further wherein the blanket photoresist layer is formed upon the blanket electroplating seed layer and the blanket photoresist layer is simultaneously photoexposed and developed to provide in addition to an annular edge ring excluded over an annular edge ring of the blanket electroplating seed layer a series of exposed interior portions of the blanket electroplating seed layer upon which it is desired to form a series of selectively electroplated patterned conductor layers while employing an electroplating method which employs an annular cathode electrode ring contact to the annular edge ring of the blanket electroplating seed layer, the series of selectively electroplated patterned conductor layers formed while employing the electroplating method is formed with enhanced thickness uniformity since the series of selectively electroplated patterned conductor layers formed while employing the electroplating method may be formed with an enhanced electrical contact of the annular cathode electrode ring to the annular edge ring of the blanket electroplating seed layer.
The present inv
Chang Chun-Hong
Chang Hao-Wei
Chen Yen-Ming
Ching Kai-Ming
Pan Sheng-Liang
Chacko-Davis Daborah
Huff Mark F.
Taiwan Semiconductor Manufacturing Co. Ltd.
Tung & Associates
LandOfFree
Selective electroplating method employing annular edge ring... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Selective electroplating method employing annular edge ring..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Selective electroplating method employing annular edge ring... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3174974