Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation
Reexamination Certificate
1997-09-30
2002-04-23
Chaudhari, Chandra (Department: 2813)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
Insulated gate formation
C438S594000, C438S491000, C438S244000, C438S542000
Reexamination Certificate
active
06376348
ABSTRACT:
The field of the present invention relates generally to semiconductor fabrication and, more particularly, to transistors with polysilicon-silicide gates.
BACKGROUND OF THE INVENTION
In device fabrication, insulating, semiconducting, and conducting layers are formed on a substrate. The layers are patterned to create features and spaces. The features and spaces are patterned so as to form devices, such as transistors, capacitors, and resistors. These devices are then interconnected to achieve a desired electrical function, creating an integrated circuit (IC).
To reduce sheet resistance, a metal oxide semiconductor (MOS) transistor employs a polycide gate. The polycide gate comprises metal silicide, such as tungsten silicide (WSi
x
) over heavily doped polysilicon (poly). Typically, the poly is doped with phosphorus (P). The poly should contain as high a dopant concentration as possible to lower its sheet resistance.
However, metal silicide over heavily doped poly shows stoichiometric control problems, which are expressed in the form of a metallic-rich interface. A metallic-rich interface is undesirable since it is not resistant to subsequent thermal processes. As a result, the interface gets oxidized. Oxidation causes surface roughness and, in some cases, delamination of the silicide film. As such, the interface between the poly and silicide should be maintained below a level which produces a metallic-rich interface. Typically, the P concentration should be kept below 10
19
atoms/cm
3
.
Conventionally, the adverse effects of metallic rich interface are avoided by providing an intrinsic (undoped) layer of poly between the heavily doped poly and the metal silicide. Another technique that avoids a metal-rich interface is to lower the dopant concentration of the poly. However, such techniques undesirably increase gate resistance, resulting in decreased device performance.
From the above description, it is desirable to provide a reliable polycide gate with reduced sheet resistance.
SUMMARY OF THE INVENTION
The invention relates to formation of a reliable gate conductor with decreased thickness and lower sheet resistance. In one embodiment, the decreased thickness and lower sheet resistance are achieved by forming a heavily doped poly layer and annealing it to diffuse dopants out from the surface thereof to decrease the dopant concentration to below that which causes metal rich interface. This allows a metal silicide layer to be deposited without an intrinsic cap poly layer or requiring the poly to having a lower dopant concentration.
REFERENCES:
patent: 4992391 (1991-02-01), Wang
patent: 5512502 (1996-04-01), Ootsuka et al.
patent: 5543350 (1996-08-01), Chi et al.
patent: 5712196 (1998-01-01), Ibok
patent: 5723377 (1998-03-01), Torii
patent: 5767558 (1998-06-01), Lo et al.
patent: 5773358 (1998-06-01), Wu et al.
patent: 5792686 (1998-08-01), Chen et al.
patent: 5801424 (1998-09-01), Luich
patent: 5814863 (1998-09-01), Pan
patent: 5828130 (1998-10-01), Miller et al.
patent: 5834356 (1998-11-01), Bothra et al.
Wolf Standlye, Silicon Processing for the VLSI Era, vol. 1, p. 178, 1986.
Ilg Matthias
Schrems Martin
Chaudhari Chandra
Nguyen Thanh
Siemens Aktiengesellschaft
LandOfFree
Reliable polycide gate stack with reduced sheet resistance... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Reliable polycide gate stack with reduced sheet resistance..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reliable polycide gate stack with reduced sheet resistance... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2833717