Electrical computers and digital processing systems: support – Synchronization of clock or timing signals – data – or pulses – Using delay
Reexamination Certificate
2001-06-22
2004-08-31
Elamin, A. (Department: 2116)
Electrical computers and digital processing systems: support
Synchronization of clock or timing signals, data, or pulses
Using delay
C713S500000, C713S501000, C713S600000, C326S093000
Reexamination Certificate
active
06785832
ABSTRACT:
BACKGROUND
The present invention relates generally to data processing systems and, more particularly, to an apparatus and method for capturing source synchronous data.
With the advent of high-speed, parallel data interfaces, traditional edge clocking techniques of providing “setup and hold” around a capturing clock edge have proven to be increasingly more difficult to implement. As a result, source synchronous designs have been utilized to reduce the variations in timing interface between communicating components in a computer system.
In source synchronous clocking, the data and clock signals are initially synchronized at the transmitting logic components, thus eliminating from the transmitting logic components the burden of accurately centering a clock edge within a “data valid region”. However, various processing and environmental conditions can cause the clock edge to be skewed relative to the data at the receiving logic, thereby resulting in an uncertainty of the relationship between data and clock. The positioning of the clock within the data valid region has thus become the responsibility of the receiving components. Such accurate positioning can be difficult to achieve due to the wide range of process variations and the effect they have on circuit delays.
During the transmission of data, a data cycle is defined wherein the first segment of the data cycle represents a “data uncertainty region”, with the remaining segment of the data cycle representing a “data valid region”. Ideally, the edge (rising or falling) of the clock signal should arrive at some point during the data valid window segment of the data cycle to ensure the correct capture of data by the receiving component. Accordingly, the clock signal may be intentionally delayed until after the data uncertainty region has passed. Unfortunately, the delay elements traditionally used to correctly position the clock signal edge also have process variations introduced therein. These process variations can cause the delay elements to vary by as much as ±50%, and result in the clock edge arriving too early (i.e., during the data uncertainty region of the present data cycle) or too late (i.e., during the data uncertainty window of the next data cycle). In such a situation, the whole purpose of implementing a clock signal delay element would be defeated.
BRIEF SUMMARY
The above discussed and other drawbacks and deficiencies of the prior art are overcome or alleviated by an apparatus for capturing a data signal sent from a transmitting source to a receiving element, the data signal being accompanied by a first clock signal in a source synchronous system. In an exemplary embodiment, the apparatus comprises a delay element having an input coupled to the first clock signal and an output producing a delayed first clock signal. The delay element further includes a plurality of delay latches, having a second clock signal as a clock input thereto, the second clock signal having a frequency which is a multiple of the frequency of the first clock signal. The data signal is captured by the receiving element when the receiving element is triggered by an edge of the delayed first clock signal.
In preferred embodiment of the invention, the apparatus includes a first stage of four parallel connected delay latches, each of the first stage of four parallel connected delay latches having an input coupled to the first clock signal. A second stage of four parallel connected delay latches is also included, with each of the second stage of four parallel connected delay latches having an input coupled to a corresponding output of the first stage of four parallel connected delay latches. Each of the four parallel connected delay latches within the first and second stages has a second clock frequency of 2.5 times the frequency of the first clock signal, with the second clock signal being applied to each delay latch 90 degrees out of phase with respect to one another in the first and second stages.
REFERENCES:
patent: 5621739 (1997-04-01), Sine et al.
patent: 5706484 (1998-01-01), Mozdzen et al.
patent: 5723995 (1998-03-01), Mozdzen et al.
patent: 5729152 (1998-03-01), Leung et al.
patent: 5768529 (1998-06-01), Nikel et al.
patent: 5774001 (1998-06-01), Mozdzen et al.
patent: 5794020 (1998-08-01), Tanaka et al.
patent: 5933459 (1999-08-01), Saunders et al.
patent: 6031847 (2000-02-01), Collins et al.
patent: 6311285 (2001-10-01), Rodriguez et al.
patent: 6430697 (2002-08-01), Muljono
patent: 6452421 (2002-09-01), Saito
patent: 6611936 (2003-08-01), Jue et al.
patent: 6629250 (2003-09-01), Kopser et al.
patent: 6636979 (2003-10-01), Reddy et al.
patent: 6640277 (2003-10-01), Moertl
patent: 6700409 (2004-03-01), Parkin
patent: 6724846 (2004-04-01), Lo
patent: 1150224 (2001-10-01), None
L.P. Andrews, G.T. Davis, R.J. Millas and O.E. Ortega; “Synchronous External Bus Architecture,” IBM Technical Disclosure Bulletin vol. 36 No. 1 Jan. 1993, pp. 104 -107.
Chieco Leonard R.
Fasano Louis T.
Sorna Michael A.
Cantor & Colburn LLP
Elamin A.
Ulrich Lisa
LandOfFree
Process independent source synchronous data capture... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process independent source synchronous data capture..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process independent source synchronous data capture... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3361328