Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2000-06-16
2004-07-13
Tsai, H. Jey (Department: 2812)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S250000, C438S381000
Reexamination Certificate
active
06762087
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to integrated circuits and, more particularly, to a process for forming dual damascene structures and capacitors in an integrated circuit.
BACKGROUND OF THE INVENTION
Interdigitized or finger capacitors are being used more in integrated circuits as the height of metal lines in the integrated circuits become greater than the space between the metal lines. This occurs because device dimensions are decreasing which results in a corresponding decrease in distance between metal lines. Interdigitized or finger capacitors employ sidewall capacitance, the capacitance produced between adjacent metal lines to form a capacitor.
One example of a finger capacitor is shown in U.S. Pat. No. 6,037,621 entitled ON CHIP CAPACITOR STRUCTURE and issued to Wilson. This patent is incorporated herein by reference. The concept of using sidewall capacitance to form capacitors is also discussed in a recent paper entitled Fractal Capacitors, H. Samavati, et al., 1998 ISSCC, Session 16, TD: Advanced Radio-Frequency Circuits, Paper FP 16.6, 256-57, which is incorporated herein by reference. The paper points out that sidewall or fringing capacitance yields a higher capacitance per unit area than conventional parallel plate capacitors as the distance between the plates decreases.
In addition to device dimension decreases, there has been trend to use dual damascene structures instead of single damascene structures. Single damascene is an interconnection fabrication process for integrated circuits in which grooves are formed in an insulating layer and filled with a conductive material to form interconnects. Dual damascene is a multi-level interconnection process in which, in addition to forming the grooves of single damascene, conductive contact (or via) openings are also formed in the insulating layer. A conductive material is formed in the grooves and conductive contact (or via) openings. The inventor has recognized the need to combine these trends to provide a sidewall capacitor in an integrated circuit also including a dual damascene structure.
SUMMARY OF THE INVENTION
The present invention is directed to a process for forming a dual damascene structure and a capacitor. The process includes forming a stack including insulating layers and a stop layer. The stack is patterned so that the openings used to form the sidewall capacitors may be formed when the vias or grooves of the dual damascene structure are formed. In this way, the process for manufacturing the sidewall capacitors may be integrated with the dual damascene process without adding additional mask or etching steps.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, but are not restrictive, of the invention.
REFERENCES:
patent: 5633781 (1997-05-01), Saenger et al.
patent: 6037216 (2000-03-01), Liu et al.
patent: 6071806 (2000-06-01), Wu et al.
patent: 6156640 (2000-12-01), Tsai et al.
patent: 6174803 (2001-01-01), Harvey
patent: 6207560 (2001-03-01), Lee
patent: 6228711 (2001-05-01), Hsieh
patent: 6251740 (2001-06-01), Johnson et al.
patent: 6281134 (2001-08-01), Yeh et al.
patent: 6303423 (2001-10-01), Lin
patent: 6346454 (2002-02-01), Sung et al.
patent: 1 022 783 (2000-07-01), None
patent: 1 022 783 (2001-06-01), None
patent: 2 356 973 (1999-08-01), None
patent: 2 356 974 (2001-06-01), None
Patent No. 6,025,226, Filed on Jan. 15, 1998 and issued on Feb. 15, 2002 to Jeffrey P. Gambino Class: 438/244.
Patent No. GB 2 356 974 A issued in Great Britain on Jun. 6, 2001 to Sailesh Chittipeddi et al. Class: H01L 21/768; Translation: Yes.
Patent No. GB 2 356 973 A issued in Great Britain on Jun. 6, 2001 to Sailesh Chittipeddi et al. Class: H01L 21/768; Translation: Yes.
Patent No. EP 1 022 783 A2 issued in Europe on Jul. 26, 2000 to Glenn Alers et al. Class: H01L 27/108; Translation: Yes.
Patent No. EP 1 020 905 A1 issued in Europe on Jul. 19, 2000 to Chun-yung Sung et al. Class: H01L 21/768; Translation: Yes.
European Standard Search Report—Dated: Feb. 26, 2002.
Agere Systems Inc.
Tsai H. Jey
LandOfFree
Process for manufacturing an integrated circuit including a... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process for manufacturing an integrated circuit including a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for manufacturing an integrated circuit including a... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3212732