Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2001-11-07
2004-09-21
Picardat, Kevin M. (Department: 2822)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S239000, C438S241000, C438S243000
Reexamination Certificate
active
06794238
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to the field of integrated circuits and, in particular, the use of a metal plug structure for contacting doped regions in a periphery transistor of a memory device.
BACKGROUND OF THE INVENTION
Complex integrated circuits, such as dynamic random access memories (DRAM), have multiple levels of conductors above the surface of a silicon substrate that are used to interconnect various portions of a fabricated circuit.
For DRAM memory devices, the doped regions or active area of a transistor fabricated in a substrate are typically contacted using polysilicon (poly) plugs, which may connect with a capacitor, a bit line, or other conductor layers. Metal plugs would provide better conductivity than poly plugs; however, metal plugs are typically not used to contact the doped regions of a substrate because of processing restraints including the heat sensitivity of a metal plug to later high temperature fabrication processes and possible active area contamination caused by metal diffusing into the active area of the substrate. For instance, in DRAM memory devices, heat cycles are often used to anneal capacitor structures formed after formulation of the substrate contact plugs, which would melt a metal plug and cause the metal to diffuse into the substrate and thereby contaminate the active area and ruin conductivity between the plug and the substrate. Nevertheless, because of its better conductive properties, it would be preferable if at least some of the conductive plugs to the substrate surface were made of metal instead of polysilicon, particularly for peripheral logic transistors where higher speed operations typically occur.
BRIEF SUMMARY OF THE INVENTION
The present invention provides a method and apparatus, which provides an integrated circuit, for example, a DRAM memory device, which utilizes a metal plug structure for contacting doped regions of transistors in the peripheral logic area of the circuitry. The metal plug structure is formed after all high temperature processing steps utilized in wafer fabrication are completed. In particular the invention provides a method for forming metallized contacts to N-channel and P-channel periphery circuit transistor in a memory device by forming the metal plug after a heat cycle process used for capacitor formation and cell poly activation. The metal plugs may be formed prior to forming upper cell plate contacts to the capacitor of a memory device, but subsequent to high temperature processing treatment for the capacitor.
REFERENCES:
patent: 5689126 (1997-11-01), Takaishi
patent: 5858831 (1999-01-01), Sung
patent: 5893734 (1999-04-01), Jeng et al.
patent: 6008084 (1999-12-01), Sung
patent: 6200855 (2001-03-01), Lee
patent: 6294426 (2001-09-01), Tu et al.
patent: 6436763 (2002-08-01), Huang et al.
patent: 6534809 (2003-03-01), Moise et al.
patent: 6541333 (2003-04-01), Shukuri et al.
patent: 2 800 199 (2001-04-01), None
International Search Report dated Jun. 11, 2003.
Lane Richard H.
McDaniel Terry
Dickstein , Shapiro, Morin & Oshinsky, LLP
Micro)n Technology, Inc.
Picardat Kevin M.
LandOfFree
Process for forming metallized contacts to periphery... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process for forming metallized contacts to periphery..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for forming metallized contacts to periphery... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3206811