Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1998-01-16
1999-12-14
Chaudhari, Chandra
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438286, 438529, H01L 218247
Patent
active
060016892
ABSTRACT:
A flash memory formed by a process wherein at least two parallel stacked gate strips are formed on a silicon substrate such that the stacked gate strips are separated by field oxide islands. Asymmetrical first and second junctions are formed in each of a set of source/drain regions and a chemical etch is applied to form the field oxide islands into oxide spacers that align a dual-function control line to the first and second junctions. The resulting flash memory includes a plurality of stacked gate islands, one or more source/drain regions between at least a subset of the plurality of stacked gate islands, first junctions in each of the source/drain regions, second junctions in each of the source/drain regions and dual function control lines in the source/drain regions.
REFERENCES:
patent: 5273923 (1993-12-01), Chang et al.
patent: 5306658 (1994-04-01), Gill
patent: 5474947 (1995-12-01), Chang et al.
patent: 5837584 (1998-11-01), Lu et al.
Chang Chi
Van Buskirk Michael A.
Advanced Micro Devices , Inc.
Chaudhari Chandra
LandOfFree
Process for fabricating a flash memory with dual function contro does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Process for fabricating a flash memory with dual function contro, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for fabricating a flash memory with dual function contro will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-862726