Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Flip chip
Reexamination Certificate
2008-05-27
2008-05-27
Soward, Ida M (Department: 2822)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Flip chip
C257S700000, C257S738000, C257S748000, C257S773000, C257S774000, C257S781000, C257S786000, C257S790000
Reexamination Certificate
active
07378745
ABSTRACT:
A plurality of film insulators having conductive patterns that are formed on surfaces and conductive vias that pass through the film insulators in the direction of thickness are stacked together and collectively subjected to pressure and heat to be formed as a single unit. On one outermost layer of the multilayer board that has been thus formed, a plurality of connection terminals are exposed to the outside, connection bumps of an LSI chip being secured to these connection terminals. On the outermost layer of the opposite side, a multiplicity of metal pads are provided, and a solder ball is secured on each metal pad to form a ball grid array (BGA) structure for connecting to a motherboard.
REFERENCES:
patent: 5672911 (1997-09-01), Patil et al.
patent: 5847936 (1998-12-01), Forehand et al.
patent: 5939782 (1999-08-01), Malladi
patent: 6271478 (2001-08-01), Horiuchi et al.
patent: 6486534 (2002-11-01), Sridharan et al.
patent: 6512182 (2003-01-01), Takeuchi et al.
patent: 6535398 (2003-03-01), Moresco
patent: 6639155 (2003-10-01), Bupp et al.
patent: 6750403 (2004-06-01), Peterson
patent: 6781218 (2004-08-01), Wilsher
patent: 6909054 (2005-06-01), Sakamoto et al.
patent: 6941537 (2005-09-01), Jessep et al.
patent: 6965169 (2005-11-01), Lu et al.
patent: 7187559 (2007-03-01), Hirabayashi et al.
patent: 7193311 (2007-03-01), Ogawa et al.
patent: 2001/0008309 (2001-07-01), Iijima et al.
patent: 2003/0104652 (2003-06-01), LeBonheur et al.
patent: 2003/0168748 (2003-09-01), Katagiri et al.
patent: 2003/0170450 (2003-09-01), Stewart et al.
patent: 2004/0105955 (2004-06-01), Ho et al.
patent: 2004/0207094 (2004-10-01), Sugizaki et al.
patent: 2004/0212075 (2004-10-01), Shiraishi et al.
patent: 2004/0227227 (2004-11-01), Imanaka et al.
patent: 2006/0023439 (2006-02-01), Fraley et al.
patent: 2007/0194433 (2007-08-01), Suwa et al.
patent: 2000-038464 (2000-02-01), None
patent: 2002-118194 (2002-04-01), None
patent: 2003-209356 (2003-07-01), None
patent: 2003-273511 (2003-09-01), None
patent: 2003-318538 (2003-11-01), None
patent: 2003-324280 (2003-11-01), None
patent: 2004-064009 (2004-02-01), None
patent: 2004-095963 (2004-03-01), None
patent: 2004-158671 (2004-06-01), None
patent: 97-11619 (1997-07-01), None
patent: 2003-60268 (2003-07-01), None
“Microelectronics Packaging Handbook” Japanese Version, pp. 375-411 Rao R. Tummala, Eugene J. Rymaszewski, and Alan G. Klopfenstein.
“Microelectronics Packaging Handbook” Japanese Version, pp. 375-411 Rao R. Tummala, Eugene J. Rymaszewski, and Alan G. Klopfenstein, Dec. 1989.
Hayashi Akimori
Kataoka Ryohei
Kondo Koji
Murai Tadashi
Nakagoshi Makoto
Denso Corporation
NEC Electronics Corporation
Soward Ida M
Young & Thompson
LandOfFree
Package substrate for a semiconductor device having... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Package substrate for a semiconductor device having..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Package substrate for a semiconductor device having... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2763965