Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing
Reexamination Certificate
2006-10-17
2006-10-17
Moise, Emmanuel L. (Department: 2138)
Error detection/correction and fault detection/recovery
Pulse or data error handling
Digital logic testing
C326S038000
Reexamination Certificate
active
07124338
ABSTRACT:
Methods and systems for testing PLD interconnect lines, e.g., interconnect lines driven by a plurality of programmable buffers. Each programmable buffer has an associated memory element. The memory elements are configured to form a shift register, with one of the buffers and the interconnect line inserted between two of the memory elements. The signal path through the shift register is tested using a first test pattern. Partial reconfiguration is then used to change the insertion point of the interconnect line in the signal path by changing the configuration of the interconnect structure and using a second one of the buffers. A second test pattern is then used to test the second buffer. This sequence is repeated until each of the buffers has been tested. Because only small changes are required, the partial reconfiguration requires loading only small amounts of configuration data, significantly reducing test time compared to presently-known test methods.
REFERENCES:
patent: 5794062 (1998-08-01), Baxter
patent: 5914616 (1999-06-01), Young et al.
patent: 6058469 (2000-05-01), Baxter
patent: 6278290 (2001-08-01), Young
patent: 6507211 (2003-01-01), Schultz et al.
patent: 6573748 (2003-06-01), Trimberger
Xilinx, Inc.; “The Programmable Logic Data Book 2000”; published Apr. 2000; available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124; pp. 3-75 through 3-96.
Xilinx, Inc.; XAPP290 v1.0 Application Note; “Two Flows for Partial Reconfiguration: Module Based or Small Bit Manipulations”; published May 17, 2002; available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124; 23 pages.
Afzal Kazi S.
Le Huy-Quang
Mark David
Simmons Randy J.
Britt Cynthia
Cartier Lois D.
Moise Emmanuel L.
LandOfFree
Methods of testing interconnect lines in programmable logic... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Methods of testing interconnect lines in programmable logic..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods of testing interconnect lines in programmable logic... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3636847