Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1995-05-31
1997-04-22
Niebling, John
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
H01L 218247
Patent
active
056228791
ABSTRACT:
The invention relates to a novel electrically programmable and erasable memory cell.
The cell comprises a single transistor, which is a floating gate transistor and has no selection transistor. Means are provided for establishing a high capacitive coupling between the drain (12) and the floating gate (18). The capacitive coupling between the source (10) and the floating gate is low, as is normally the case. Preferably, the control gate (22) only partly covers the floating gate (18). Another part of the floating gate is covered by a semiconductor layer (26) connected to the drain. It is the latter layer which establishes the high capacitive coupling according to the invention. Programming can then take place by the Fowler-Nordheim effect with the source under high impedance, i.e. without hot electron effect.
REFERENCES:
patent: 4122544 (1978-10-01), McElroy
patent: 4361847 (1982-11-01), Harari
patent: 4475118 (1984-10-01), Klein et al.
patent: 4860256 (1989-08-01), Devin et al.
patent: 4947375 (1990-08-01), Gaultier et al.
patent: 4958324 (1990-09-01), Devin
patent: 4964079 (1990-10-01), Devin
patent: 5045488 (1991-09-01), Yeh
patent: 5058069 (1991-10-01), Gaultier et al.
patent: 5099451 (1992-03-01), Sourgen et al.
patent: 5436479 (1995-07-01), Devin
Bursky, "ISSCC" Electronic Design, vol. 32, No. 4, Feb. 1984, pp. 104-127.
T. Nozaki et al., "A 1 Mbit EEPROM with MONOS Memory Cell for Semiconductor Disk Application" Proceedings of the Symposium on VLSI Circuits Honolulu IEEE, Sep. 7, 1990, pp. 101-102.
Booth Richard A.
Formby Betty
Groover Robert
Niebling John
SGS-Thomson Microelectronics S.A.
LandOfFree
Methods for fabricating and operating electrically erasable and does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Methods for fabricating and operating electrically erasable and , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods for fabricating and operating electrically erasable and will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-341162