Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2000-05-18
2004-10-12
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S256000, C438S262000, C438S149000, C438S316000, C438S386000, C438S296000
Reexamination Certificate
active
06803273
ABSTRACT:
FIELD OF THE INVENTION
This invention relates generally to the field of electronic devices and more particularly to a method of fabricating a salicide source line in flash memory having shallow trench isolation (STI) structures.
BACKGROUND OF THE INVENTION
Electronic equipment such as televisions, telephones, radios, and computers are often constructed using semiconductor components, such as integrated circuits, memory chips, and the like. The semiconductor components are typically constructed from various microelectronic devices fabricated on a semiconductor substrate, such as transistors, capacitors, diodes, resistors, and the like. Each microelectronic device is typically a pattern of conductor, semiconductor, and insulator regions formed on the semiconductor substrate.
The density of the microelectronic devices on the semiconductor substrate may be increased by decreasing spacing between each of the various semiconductor devices. The decrease in spacing allows a larger number of such microelectronic devices to be formed on the semiconductor substrate. As a result, the computing power and speed of the semiconductor component may be greatly improved.
FLASH memory, also known as FLASH EPROM or FLASH EEPROM, is a semiconductor component that is formed from an array of memory cells with each cell having a floating gate transistor. Data can be written to each cell within the array, but the data is erased in blocks of cells. Each cell is a floating gate transistor having a source, drain, floating gate, and a control gate. The floating gate uses channel hot electrons for writing from the drain and uses Fowler-Nordheim tunneling for erasure from the source. The sources of each floating gate in each cell in a row of the array are connected to form a source line.
The floating gate transistors are electrically isolated from one another by an isolation structure. One type of isolation structure used is a LOCal Oxidation of Silicon (LOCOS) structure. LOCOS structures are generally formed by thermally growing a localized oxidation layer between the cells to electrically isolate the cells. One problem with the LOCOS structure is that the structure includes non-functional areas that waste valuable space on the semiconductor substrate.
Another type of isolation structure used is a Shallow Trench Isolation (STI). STI structures are generally formed by etching a trench between the cells and filling the trench with a suitable dielectric material. STI structures are smaller than LOCOS structures and allow the cells to be spaced closer together to increase the density of cells in the array. However, STI structures are often not used in FLASH memory due to the difficulty in forming the source line that connects the cells in each row. The source line in FLASH memory utilizing STI structures often has a higher resistance than a corresponding FLASH memory that uses LOCOS structures. The increased electrical resistance reduces the operational performance of the memory.
SUMMARY OF THE INVENTION
Accordingly, a need has arisen for a low resistance source line for flash memory using an STI structure and method of construction. The present invention provides a method for forming a salicide source line for flash memory using a STI structure and method of construction. The salicide source line forms a low resistivity path that substantially eliminates or reduces problems associated with the prior methods and systems.
REFERENCES:
patent: 5087584 (1992-02-01), Wada et al.
patent: 5278438 (1994-01-01), Kim et al.
patent: 5610419 (1997-03-01), Tanaka
patent: 5894162 (1999-04-01), Paterson et al.
patent: 504987 (1992-09-01), None
patent: 40391245 (1989-04-01), None
Ambrose Thomas M.
Mehrad Freidoon
Tsung Lancy
Yang Ming
Brady III W. James
McLarty Peter K.
Smith Matthew
Telecky , Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
Method to salicide source-line in flash memory with STI does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method to salicide source-line in flash memory with STI, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method to salicide source-line in flash memory with STI will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3303445