Method of manufacturing semiconductor device

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S565000, C438S655000

Reexamination Certificate

active

07858462

ABSTRACT:
A method of manufacturing a semiconductor device including an NMOS transistor and a PMOS transistor is provided. The method includes: forming a silicon layer over a substrate through a gate insulating film; forming a first gate electrode and a second gate electrode by patterning the silicon layer, the first gate electrode being a gate electrode of the NMOS transistor, and the second gate electrode being a gate electrode of the PMOS transistor; selectively forming a silicon oxide film on the first gate electrode which is formed of silicon; after the selectively forming the silicon oxide film, forming a first metallic layer formed of a metal capable of forming a silicide over the first and second gate electrodes; and performing a first heat treatment such that a first silicide layer of a silicide of the first metallic layer is formed.

REFERENCES:
patent: 5943592 (1999-08-01), Tsukamoto et al.
patent: 6033944 (2000-03-01), Shida
patent: 6451701 (2002-09-01), Wang et al.
patent: 6977194 (2005-12-01), Belyansky et al.
patent: 7091563 (2006-08-01), Chidambarrao et al.
patent: 2004/0142546 (2004-07-01), Kudo et al.
patent: 2005/0106801 (2005-05-01), Matsuda et al.
patent: 2005/0199963 (2005-09-01), Aoyama
patent: 2005/0215070 (2005-09-01), Kobayashi
patent: 2006/0105527 (2006-05-01), Saito
patent: 2006/0263961 (2006-11-01), Kittl et al.
patent: 2007/0026600 (2007-02-01), Komori
patent: 2006-10043 (2006-04-01), None
Physical Mechanism of Work Function Modulation due to Impurity Pileup at Ni-FUSI/SiO(N) Interface, Yoshinori Tsuchiya et al.
Dual Workfunction Ni-Silicide/HiSiON Gate Stacks by Phase-Controlled Full-Silicidation (PC-FUSI) Technique for nm-node LSTP and LOP Devices, Konsuko Takashi et al.
Dual work function phase controlled Ni-FUSI CMOS (NiSi NMOS, Ni2Si or Ni3Si2PMOS): Manufacturability, Reliability & Process Window Improvement by Sacrificial SiGe cap, A. Veloso T. Hoffmann et a., 2000 Symposium on VLSI Technology Digest of Technical Papers.
CMOS Integration of Dual Work Function Phase Controlled Ni FUSI with Simultaneous Silicidation of NMOS (NiSi) and PMOS (Ni-rich silicide) Gates on HiSiON, A. Lauwers et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of manufacturing semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of manufacturing semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing semiconductor device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4199696

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.