Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2007-03-13
2007-03-13
Sarkar, Asok Kumar (Department: 2891)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257SE29129, C257SE29300
Reexamination Certificate
active
11329217
ABSTRACT:
In a method for forming a semiconductor device and a semiconductor device formed in accordance with the method, a thin dielectric layer is provided between a lower conductive layer and an upper conductive layer. In one embodiment, the thin dielectric layer comprises an inter-gate dielectric layer, the lower conductive layer comprises a floating gate and the upper dielectric layer comprises a control gate of a transistor, for example, a non-volatile memory cell transistor. The thin dielectric layer is formed using a heat treating process that results in reduction of surface roughness of the underlying floating gate, and results in a thin silicon oxy-nitride layer being formed on the floating gate. In this manner, the thin dielectric layer provides for increased capacitive coupling between the lower floating gate and the upper control gate. This also leads to a lowered programming voltage, erasing voltage and read voltage for the transistor, while maintaining the threshold voltage in a desired range. In addition, the size of the transistor and resulting storage cell can be minimized and the need for a high-voltage region in the circuit is mitigated, since, assuming a lowered programming voltage, pumping circuitry is not required.
REFERENCES:
patent: 5600166 (1997-02-01), Clementi et al.
patent: 5818083 (1998-10-01), Ito
patent: 5821152 (1998-10-01), Han et al.
patent: 5888870 (1999-03-01), Gardner et al.
patent: 5893747 (1999-04-01), Yang
patent: 6153470 (2000-11-01), He et al.
patent: 6211016 (2001-04-01), Wu
patent: 6512264 (2003-01-01), Ogle, Jr. et al.
patent: 6602781 (2003-08-01), Xiang et al.
patent: 6617639 (2003-09-01), Wang et al.
patent: 6730992 (2004-05-01), Sakama et al.
patent: 6828200 (2004-12-01), Chambers et al.
patent: 7012299 (2006-03-01), Mahajani et al.
patent: 2002/0001897 (2002-01-01), Helm et al.
patent: 2002/0197777 (2002-12-01), Kim et al.
patent: 2003/0171005 (2003-09-01), Tsujikawa et al.
patent: 2004/0005761 (2004-01-01), Shibata
patent: 07-045725 (1995-02-01), None
patent: 10-1999-0004419 (1999-01-01), None
patent: 10-2003-0000663 (2003-01-01), None
Pan, Tun Ming, et al., “High Quality Interpoly-Oxynitride Grown by NH3Nitridation and N2O RTA Treatment,” IEEE Electron Device Letters, vol. 22, No. 2, Feb. 2001.
Han Jeong-Uk
Kang Sung-Taeg
Park Ji-Hoon
Park Sung-Woo
Seo Bo-Young
Mills & Onello LLP
Samsung Electronics Co,. Ltd.
Sarkar Asok Kumar
LandOfFree
Method of manufacturing a thin dielectric layer using a heat... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a thin dielectric layer using a heat..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a thin dielectric layer using a heat... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3767330