Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2011-07-26
2011-07-26
Dang, Phuc (Department: 2892)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S649000, C438S669000, C257SE21214, C257SE21316
Reexamination Certificate
active
07985678
ABSTRACT:
In forming five trenches buried with an intermediate conductive layer for connecting transfer MISFETs and driving MISFETs with vertical MISFETs formed thereover, in which the second and third trenches, and the first, fourth, and fifth trenches are formed separately by twice etching using first and second photoresist films as a mask. Since all the trenches can be formed at a good accuracy even in a case where the shortest distance between the first trench and the second or third trench, and the shortest distance between the second or third trench and the fourth trench is smaller than the resolution limit for the exposure light, the distance between each of the five trenches arranged in one identical memory cell can be reduced to be smaller than resolution limit for the exposure light.
REFERENCES:
patent: 5021353 (1991-06-01), Lowrey et al.
patent: 5032530 (1991-07-01), Lowrey et al.
patent: 5512514 (1996-04-01), Lee
patent: 5532114 (1996-07-01), Bae
patent: 5821169 (1998-10-01), Nguyen et al.
patent: 5925917 (1999-07-01), Maari
patent: 5935875 (1999-08-01), Lee
patent: 5950106 (1999-09-01), May et al.
patent: 6072213 (2000-06-01), Gardner et al.
patent: 6165889 (2000-12-01), Ireland
patent: 6221713 (2001-04-01), Huang
patent: 6306769 (2001-10-01), Subramanian et al.
patent: 6461959 (2002-10-01), Chien et al.
patent: 6589880 (2003-07-01), Ishibashi
patent: 6689661 (2004-02-01), Durcan et al.
patent: 6706554 (2004-03-01), Ogura
patent: 6723476 (2004-04-01), Yang
patent: 6780781 (2004-08-01), Odaka et al.
patent: 6919168 (2005-07-01), Hwang et al.
patent: 7041602 (2006-05-01), Takahashi
patent: 7078351 (2006-07-01), Chiu et al.
patent: 7160816 (2007-01-01), Lee
patent: 2002/0050651 (2002-05-01), Nakagawa et al.
patent: 2002/0172872 (2002-11-01), Hoshino
patent: 2002/0182874 (2002-12-01), Wang
patent: 2003/0049926 (2003-03-01), Kim et al.
patent: 2003/0129815 (2003-07-01), Doyle et al.
patent: 2004/0005755 (2004-01-01), Moniwa et al.
patent: 2004/0043550 (2004-03-01), Chakihara et al.
patent: 8-45834 (1996-02-01), None
patent: 2002-134394 (2002-05-01), None
patent: 2002-258462 (2002-09-01), None
Chakihara Hiraku
Nishida Akio
Noguchi Mitsuhiro
Tadokoro Masahiro
Wada Naonori
Antonelli, Terry Stout & Kraus, LLP.
Dang Phuc
Renesas Electronics Corporation
LandOfFree
Method of manufacturing a semiconductor integrated circuit... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of manufacturing a semiconductor integrated circuit..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of manufacturing a semiconductor integrated circuit... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2725959