Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Recessed oxide by localized oxidation
Patent
1996-05-02
1999-05-04
Fourson, George
Semiconductor device manufacturing: process
Formation of electrically isolated lateral semiconductive...
Recessed oxide by localized oxidation
438448, H01L 2176
Patent
active
058997270
ABSTRACT:
An isolation technique is provided for improving the overall planarity of isolation regions relative to adjacent active area silicon mesas. The isolation process results in a trench formed in field regions immediately adjacent the active regions. The trench, however, does not extend entirely across the field region. By preventing large area trenches, substantial dielectric fill material and the problems of subsequent planarization of that fill material is avoided. Accordingly, the present isolation technique does not require conventional fill dielectric normally associated with a shallow trench process. While it achieves the advantages of forming silicon mesas, the present process avoids having to rework dielectric surfaces in large area field regions using conventional sacrificial etchback, block masking and chemical-mechanical polishing. The improved isolation technique hereof utilizes trenches of minimal width etched into the silicon substrate at the periphery of field regions, leaving a field mesa. A field dielectric, preferably oxide, is formed upon the field mesa and fills trenches between the field mesa and active mesas, leaving a substantially planar field dielectric commensurate with the upper surface of adjacent active mesas.
REFERENCES:
patent: 4211582 (1980-07-01), Horng et al.
patent: 4274909 (1981-06-01), Venkataraman et al.
patent: 4385975 (1983-05-01), Chu et al.
patent: 4390393 (1983-06-01), Ghezzo et al.
patent: 4445967 (1984-05-01), Kameyama
patent: 4532701 (1985-08-01), Kameyama et al.
patent: 4671970 (1987-06-01), Keiser et al.
patent: 4868136 (1989-09-01), Ravaglia
patent: 4871685 (1989-10-01), Taka et al.
patent: 4873203 (1989-10-01), Kaga et al.
patent: 4906585 (1990-03-01), Neppl et al.
patent: 4952524 (1990-08-01), Lee et al.
patent: 4980311 (1990-12-01), Namose
patent: 4994406 (1991-02-01), Vasquez et al.
patent: 5004703 (1991-04-01), Zdebel et al.
patent: 5011788 (1991-04-01), Kawaji et al.
patent: 5096848 (1992-03-01), Kawamura
patent: 5175122 (1992-12-01), Wang et al.
patent: 5225358 (1993-07-01), Pasch
patent: 5229315 (1993-07-01), Jun et al.
patent: 5229316 (1993-07-01), Lee
patent: 5231046 (1993-07-01), Tasaka
patent: 5242689 (1993-09-01), Cronin
patent: 5294562 (1994-03-01), Lur et al.
patent: 5308784 (1994-05-01), Kim et al.
patent: 5308786 (1994-05-01), Lur
patent: 5371036 (1994-12-01), Lur et al.
patent: 5372950 (1994-12-01), Kim et al.
patent: 5372968 (1994-12-01), Lur et al.
patent: 5691252 (1997-11-01), Pan
patent: 5696020 (1997-12-01), Ryum et al.
IBM Technical Disclosure Bulletin, "Forming Wide Trench Dielectric Isolation", Apr. 1983, 2 pages.
Wolf, "Silicon Processing For The VLSI Era, vol. 1, Process Technology", Lattice Press, 1986, pp. 407-458.
Bandyopadhyay Basab
Brennan William S.
Dawson Robert
Fulford Jr. H. Jim
Hause Fred N.
Advanced Micro Devices , Inc.
Daffer Kevin L.
Fourson George
Kowert Robert C.
LandOfFree
Method of making a semiconductor isolation region bounded by a t does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of making a semiconductor isolation region bounded by a t, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making a semiconductor isolation region bounded by a t will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1865478