Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2000-04-19
2002-04-16
Smith, Matthew (Department: 2825)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S197000, C438S299000, C438S510000, C438S558000, C438S563000, C438S564000
Reexamination Certificate
active
06372589
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates to integrated circuits and methods of manufacturing integrated circuits. More particularly, the present invention relates to a method of manufacturing integrated circuits having transistors with shallow source/drain extension regions.
BACKGROUND OF THE INVENTION
Integrated circuits (ICs), such as, ultra-large scale integrated (ULSI) circuits, can include as many as one million transistors or more. The ULSI circuit often include complementary metal oxide semiconductor (CMOS) field effect transistors (FETS). The transistors can include semiconductor gates disposed between drain and source regions. The drain and source regions are typically heavily doped with a P-type dopant (boron) or an N-type dopant (phosphorous).
The drain and source regions generally include a thin extension that is disposed partially underneath the gate to enhance the transistor performance. Shallow source and drain extensions help to achieve immunity to short-channel effects which degrade transistor performance for both N-channel and P-channel transistors. Short-channel effects can cause threshold voltage roll-off and drain-induced barrier lowering. Both drain-induced barrier lowering and threshold voltage roll-off increases random process variation and degrades the robustness of the transistor. Shallow source and drain extensions and, hence, controlling short-channel effects, are particularly important as transistors become smaller.
Traditionally, source and drain regions along with shallow source and drain extensions are formed by a double implant process. In the double implant process, shallow source and drain extensions are formed by providing a transistor gate structure without sidewall spacers on a top surface of a silicon substrate. Next, an ion implantation process is used to dope the silicon substrate on both sides of the gate structure. Without the sidewall spacers on the gate structure, the implantation process introduces dopants into a thin region just below the top surface of the substrate to form the drain and source extensions. During formation of the source and drain extensions, the source and drain regions are also partially formed.
After the source and drain extensions are formed, insulating spacers, which abut lateral sides of the gate structure, are provided over the source and drain extensions. Next, a second implantation step is performed to form the deeper source and drain regions. The source and drain extensions are not further doped due to the blocking capability of the silicon dioxide spacers. Following formation of the source and drain regions and the source and drain extensions, a high-temperature thermal anneal is performed to activate dopants implanted in the regions.
Using ion implantation to form regions within a semiconductor substrate results in the following disadvantages: (1) dopant tail diffusion through the crystal lattice which causes short channel effects, (2) damage to the crystalline lattice caused by injecting high energy ions, and (3) inability to form ultra-shallow implant regions due to the limits of the implant mechanism. Damage to the crystalline lattice structure allows dopant to rapidly diffuse throughout the lattice. The disadvantages of ion implantation negatively effect proper formation of shallow source and drain extension regions. Further, the negative impact of ion implantation becomes more pronounced as dimension of the source and drain extensions are reduced to facilitate smaller transistor sizes. For example, the limited ability of implant mechanisms to perform low energy implants (e.g., less than 1 KeV) for most commonly used dopants such as Arsenic (As) and Boron (B) makes formation of shallow regions very difficult and highly variable. Rapid diffusion increases process variation and reduces transistor functionality.
Thus, a method of forming shallow source and drain extensions without ion implantation is needed. Further, there is a need for an efficient method of forming source and drain extension regions. Even further still, there is a need for transistors including shallow source and drain extensions with minimal crystal damage.
SUMMARY OF THE INVENTION
The present invention relates to a method of manufacturing an integrated circuit. The integrated circuit includes a gate structure between a source region and a drain region in a semiconductor substrate. The method includes providing a doped material adjacent to the gate structure and above the semiconductor substrate. Further, the method includes annealing the integrated circuit causing dopants in the doped material to diffuse into the semiconductor substrate forming an extension region.
The present invention further relates to a method of manufacturing an ultra-large scale integrated circuit including a plurality of field effect transistors having source and drain extension regions. The method includes steps of forming at least part of a gate structure on a top surface of a semiconductor substrate and between a source and a drain. The method further includes forming a protective spacer material abutting a wall of the gate structure. In addition, the method includes forming a doped material abutting the protective spacer and forming a second spacer material abutting the doped material, whereby the doped material is between the protective spacer material and the second spacer material. The method also includes doping the source and drain regions in the semiconductor material. In addition, the method includes annealing the integrated circuit to cause dopants from the doped material and dopants from the source and drain regions to diffuse and form extension regions.
The present invention also relates to an integrated circuit including a transistor. The transistor has a gate structure on a top surface of a semiconductor substrate and is disposed between a source and a drain. The transistor includes a source extension region and a drain extension region. Advantageously, the source and drain extension regions do not exhibit channeling effect or crystal damage from dopant implant.
REFERENCES:
patent: 4209350 (1980-06-01), Ho et al.
patent: 4683645 (1987-08-01), Naguib et al.
patent: 4727038 (1988-02-01), Watabe et al.
patent: 4745082 (1988-05-01), Kwok
patent: 4784718 (1988-11-01), Mitani et al.
patent: 5264382 (1993-11-01), Watanabe
patent: 5374575 (1994-12-01), Kim et al.
patent: 5391510 (1995-02-01), Ksu et al.
patent: 5393685 (1995-02-01), Yoo et al.
patent: 5429956 (1995-07-01), Shell et al.
patent: 5491099 (1996-02-01), Hsu
patent: 5593907 (1997-01-01), Anjum et al.
patent: 5595919 (1997-01-01), Pan
patent: 5607884 (1997-03-01), Byun
patent: 5675159 (1997-10-01), Oku et al.
patent: 5716861 (1998-02-01), Moslehi
patent: 5736446 (1998-04-01), Wu
patent: 5793090 (1998-08-01), Gardner et al.
patent: 5811323 (1998-09-01), Miyasaka et al.
patent: 5825066 (1998-10-01), Buynoski
patent: 5856225 (1999-01-01), Lee et al.
patent: 5858843 (1999-01-01), Doyle et al.
patent: 5915182 (1999-06-01), Wu
patent: 5915196 (1999-06-01), Mineji
patent: 5926715 (1999-07-01), Fan et al.
patent: 5946580 (1999-08-01), Wu
patent: 5989966 (1999-11-01), Huang
patent: 6030863 (2000-02-01), Chang et al.
patent: 6093594 (2000-07-01), Yeap et al.
patent: 6093610 (2000-07-01), Rodder
patent: 3-248433 (1991-11-01), None
patent: 4-123439 (1992-04-01), None
patent: 5-160396 (1993-06-01), None
“Sub-100nm Gate Length Metal Gate NMOS Transistors Fabricated by a Replacement Gate Process” Chatterjee, et al. Dec. 7-101997 IEEE.
“Sub 50 nm FinFET: PMOS” Huang, et al. 1999 IEEE.
“Ultra-Thin-Body Silicon-On Insulator MOSFET's for Terabit-Scale Integration” by Yu, et al.
Advanced Micro Devices , Inc.
Foley & Lardner
Little Craig P.
Smith Matthew
LandOfFree
Method of forming ultra-shallow source/drain extension by... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming ultra-shallow source/drain extension by..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming ultra-shallow source/drain extension by... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2889334