Method of forming self-aligned silicide in semiconductor device

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – Insulated gate formation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S592000, C438S595000, C438S660000, C438S669000, C438S682000, C438S683000, C438S655000

Reexamination Certificate

active

06329276

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
The present invention relates to a semiconductor device fabrication method, and in particular, to a method of forming a self-aligned silicide region in a semiconductor device.
BACKGROUND OF THE INVENTION
Along with high integration, high performance, and low power consumption in semiconductor devices, a low-resistance gate material is required to reduce a gate length in transistors and memory cells through formation of fine patterns and to improve device characteristics. The thickness of a gate insulation layer gradually decreases to increase a channel current in a transistor and a memory cell due to low power consumption. In order to prevent short channel effects caused by the reduction of the gate length in a transistor and secure a margin against punchthrough, the sacrificial resistance, for example, sheet resistance and contact resistance of a source/drain region, should be reduced while a source/drain junction is formed to be shallow.
Therefore, research has been conducted on a salicide (self-aligned silicide) process in which a silicide is formed on the surfaces of a gate and a source/drain region to thereby reduce the resistivity of the gate and the sheet resistance and contact resistance of the source/drain region. The salicide process indicates selective formation of a silicide region only on a gate and a source/drain region.
The silicide region is formed of titanium silicide (TiSi
2
) or materials of the group-VIII suicides (e.g., PtSi
2
, PdSi
2
, CoSi
2
, and NiSi
2
).
Meanwhile, a capacitor is formed after a salicide process in an MDL (Merged DRAM Logic) device having a memory device and a logic device on the same chip. Heat treatment for forming the capacitor results in agglomeration of silicide, increasing the contact resistance and sheet resistance of a source/drain region and degrading junction leakage characteristics due to diffusion of metal atoms.
Accordingly, titanium silicide and cobalt silicide are widely used due to their high temperature stability and low resistivity. Of the two the latter is more popular than the former because it is less dependent on the critical dimension of a gate in a semiconductor devices having a 0.25 &mgr;m design rule. Cobalt silicide offers the benefits of low resistivity (16-18 &mgr;&OHgr;cm) and high temperature stability (at about 900° C.).
A cobalt salicide process has a distinctive shortcoming in that silicide overgrows on a gate sidewall spacer used to form a silicide region in self-alignment or cobalt is oxidized. In order to prevent oxidization of cobalt and achieve a good quality silicide, there is disclosed in U.S. Pat. No. 5,567,651 a method of forming a capping layer by depositing a conductor such as titanium nitride (TiN) or titanium tungsten (TiW) on a cobalt layer.
FIG. 1
is a flowchart of a cobalt salicide process described in the above U.S. patent. Referring to
FIG. 1
, a cobalt layer is deposited after wet cleaning for removing a native oxide layer on silicon and polysilicon surfaces. Then, a capping layer is formed by depositing, for example, titanium nitride on the cobalt layer in-situ. Cobalt monosilicide (CoSi) is formed by a primary heat treatment and then unreacted cobalt and titanium nitride layers are removed by wet etching. Subsequently, the cobalt monosilicide is phase-transited to cobalt disilicide (CoSi
2
) having low resistivity by a secondary heat treatment.
FIGS. 2 and 3
are sectional views sequentially illustrating a MOS (Meta-Oxide-Semiconductor) transistor fabrication method to which the conventional salicide process is applied. Referring to
FIG. 2
, a field region and an active region are defined on a silicon substrate
10
by forming a field oxide film
12
on the substrate
10
by a general device isolation technique. After a gate insulation layer
14
and a polysilicon gate layer
16
for a transistor are sequentially formed on the active region, sidewall spacers
18
are formed at edges of the polysilicon gate layer
16
by depositing an insulation layer on the resultant structure and anisotropically etching the insulation layer. Subsequently, a source/drain region
20
is formed by ion implanting an N-type impurity for an N-channel transistor and a P-type impurity for a P-channel transistor. After cobalt
22
is deposited on the resultant structure by sputtering, a capping layer
24
is formed by in-situ depositing titanium nitride on the cobalt layer
22
by sputtering.
Referring to
FIG. 3
, the substrate
10
is subject to a primary heat treatment at 400-600° C. in a general rapid thermal annealer, causing a silicide reaction where cobalt is in contact with silicon. Thus, cobalt monosilicide regions
26
and
28
are formed on the source/drain region
20
and the polysilicon gate layer
16
, without silicide on the field region and the sidewall spacers
8
. Subsequently, unreacted cobalt and capping layers are selectively removed by wet etching using an etchant which does not attack the cobalt monosilicide regions
26
and
28
, the silicon substrate
10
, and the gate insulation layer
14
. Then, the cobalt monosilicide regions
26
and
28
are phase-transited to cobalt disilicide having low resistivity by a secondary heat treatment at 700-900° C. in the general rapid thermal annealer.
In the conventional method as described above, stresses are concentrated due to a rapid silicide reaction by the second heat treatment at high temperature or the morphology of the cobalt disilicide regions is poor as shown in an SEM (Scanning Electron Microscope) picture of
FIG. 4
, thereby producing a rough silicide-silicon interface. In addition, the silicide reaction entails diffusion of cobalt and silicon. The cobalt diffusion in the secondary heat treatment causes silicide spiking even in the vicinity of a depletion layer of a source/drain junction, increasing a junction leakage current.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a semiconductor device fabrication method for forming a silicide exhibiting a good morphology. To achieve this object, there is provided a semiconductor device fabrication method. In the method, a gate layer is formed on a semiconductor substrate and patterned to form a first resultant structure. A metal layer is formed on the first resultant structure, and a first capping layer is formed on the metal layer. A metal silicide is formed on the gate layer by heating the substrate at a first temperature, and an unreacted metal layer and the first capping layer are removed to form a second resultant structure. A second capping layer is formed on the second resultant structure, and the substrate is heated at a second temperature higher than the first temperature.
In accordance with the present invention, the metal layer is preferably formed of cobalt and sidewall spacers are formed at both edges of the gate layer prior to the metal layer being formed.
Preferably, the forming of the source/drain regions at both sides of the gate layer on the substrate is further provided before forming the metal layer. In addition, the metal silicide is formed on the surfaces of the source/drain regions.
The second capping layer is preferably formed of a conductor selected from titanium nitride, titanium tungsten, tantalum nitride, and tungsten nitride. If the second capping layer is formed of a conductor, removing the second capping layer is further provided after heating the substrate at the second temperature. Preferably, the second capping layer is formed of an insulator selected from an oxide, SiN, and SiON. Furthermore, the second capping layer is preferably formed to be 10 Å or thicker.
Preferably, a metal monosilicide is formed on the gate layer in heating the substrate at the first temperature, and the metal monosilicide is changed to a metal disilicide in heating the substrate at the second temperature.


REFERENCES:
patent: 5902129 (1999-05-01), Yoshikawa et al.
patent: 6040606 (2000-03-01), Blair
patent: 6060387 (2000-05-01), Shepela et al.
patent: 6136705 (2000-10-01), Blair
patent: 6153485 (2000-11-01),

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of forming self-aligned silicide in semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of forming self-aligned silicide in semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming self-aligned silicide in semiconductor device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2589280

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.