Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1996-05-31
1998-06-23
Chaudhari, Chandra
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438302, H01L 218247
Patent
active
057705020
ABSTRACT:
The present invention forms a modified DDD junction structure in which a DDD structure is formed on stack gate structure side on which a floating gate and a control gate are laminated and a non-DDD structure is formed on split gate side, by forming a first impurity region through a tilt angle implanting of impurity ions at a high level of energy and then forming a second impurity region through a tilt angle implanting of impurity ions at a low level of of energy using a spacer.
REFERENCES:
patent: 5021848 (1991-06-01), Chiu
patent: 5190887 (1993-03-01), Tang et al.
patent: 5413946 (1995-05-01), Hong
patent: 5432109 (1995-07-01), Yamada
Chaudhari Chandra
Hyundai Electronics Industries Co,. Ltd.
LandOfFree
Method of forming a junction in a flash EEPROM cell by tilt angl does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming a junction in a flash EEPROM cell by tilt angl, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming a junction in a flash EEPROM cell by tilt angl will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1394282