Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2001-02-26
2002-11-05
Chaudhari, Chandra (Department: 2813)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S156000, C438S164000, C438S173000, C438S197000, C438S304000, C438S595000
Reexamination Certificate
active
06475869
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to integrated circuits (ICs) and methods of manufacturing integrated circuits. More particularly, the present invention relates to a method of manufacturing integrated circuits having transistors with a specialized channel regions and a double gate structure.
BACKGROUND OF THE INVENTION
Integrated circuits (ICs), such as, ultra-large-scale integrated (ULSI) circuits, can include as many as one million transistors or more. The ULSI circuit can include complementary metal oxide semiconductor (CMOS) field effect transistors (FETS). The transistors can include semiconductor gates disposed above a channel region and between drain and source regions. The drain and source regions are typically heavily doped with a P-type dopant (boron) or an N-type dopant (phosphorous).
The drain and source regions generally include a thin extension that is disposed partially underneath the gate to enhance the transistor performance. Shallow source and drain extensions help to achieve immunity to short-channel effects which degrade transistor performance for both N-channel and P-channel transistors. Short-channel effects can cause threshold voltage roll-off and drain-inducted barrier-lowering. Shallow source and drain extensions, and hence controlling short-channel effects, are particularly important as transistors become smaller.
Conventional techniques utilize a double implant process to form shallow source and drain extensions. According to the conventional process, the source and drain extensions are formed by providing a transistor gate structure without sidewall spacers on a top surface of a silicon substrate. The silicon substrate is doped on both sides of the gate structure via a conventional doping process, such as, a diffusion process or an ion implantation process. Without the sidewall spacers, the doping process introduces dopants into a thin region just below the top surface of the substrate to form the drain and source extensions as well as to partially form the drain and source regions.
After the drain and source extensions are formed, silicon dioxide spacers, which abut lateral sides of the gate structure, are provided over the source and drain extensions. With the silicon dioxide spacers in place, the substrate is doped a second time to form deep source and drain regions. During formation of the deep source and drain regions, further doping of the source and drain extensions is inhibited due to the blocking characteristic of the silicon dioxide spacers. The deep source and drain regions are necessary to provide sufficient material to connect contacts to the source and drain regions.
As transistors become smaller, it is desirous to increase the charge carrier mobility in the channel region. Increasing charge carrier mobility increases the switching speed of the transistor. Channel regions formed from materials other than silicon have been proposed to increase charge carrier mobility. For example, conventional thin film transistors which typically utilize polysilicon channel regions have been formed on a silicon germanium (Si—Ge) epitaxial layer above a glass (SiO
2
) substrate. The Si—Ge epitaxial layer can be formed by a technique in which a semiconductor thin film, such as, an amorphous silicon hydride (a-Si:H), an amorphous germanium hydride (a-Ge:H) or the like is melted and crystallized by the irradiation of pulse laser beams.
In a bulk type device, such as, a metal oxide semiconductor field effect transistor (MOSFET), the use of Si—Ge materials could be used to increase charge carrier mobility, especially hole-type carriers. A tensile strained silicon region, such as, a silicon channel containing germanium, can have carrier mobility 2-5 times greater than a conventional Si channel region due to reduced carrier scattering and due to the reduced mass of holes in the germanium-containing material. According to conventional Si—Ge formation techniques for bulk-type devices, a dopant implant molecular beam epitaxy (MBE) technique forms a Si—Ge epitaxial layer. However, the MBE technique requires very complicated, very expensive equipment and is not feasible for mass production of ICs.
Double gate transistors, such as, double gate silicon-on-insulator (SOI) transistors have significant advantages related to high drive current and high immunity to short channel effects. An article by Huang, et al. entitled “Sub-50 nm FinFET: PMOS”, (1999 IEDM) discusses a silicon transistor in which the active layer is surrounded by a gate on two sides. However, double gate structures can be difficult to manufacture using conventional IC fabrication tools and techniques.
Thus, there is a need for an integrated circuit or electronic device that includes channel regions with higher channel mobility, higher immunity to short channel effects and higher drive current. Further, there is a need for transistors with a thin epitaxial Si—Ge channel region and deep source and drain regions. Even further, there is a need for a method of manufacturing a transistor having a thin epitaxial Si—Ge channel region in a semiconductor substrate. Yet further, there is a need for a method of fabricating a double gate transistor having an epitaxial silicon/germanium channel. Yet even further, there is a need for an efficient method of manufacturing a double gate transistor having a channel containing germanium.
SUMMARY OF THE INVENTION
The exemplary embodiment relates to a method of manufacturing an integrated circuit on a substrate. The method includes providing fin area in the substrate, providing silicon/germanium material on sidewalls of the fin area, and providing a dielectric layer over the silicon/germanium material. The method also includes providing a gate conductor over the dielectric layer.
Another exemplary embodiment relates to a transistor. The transistor includes a gate conductor disposed above a fin region of a silicon-on-insulator substrate, a dielectric layer, and a silicon/germanium layer. The gate conductor is above a top side and two lateral sides of the fin region. The dielectric layer is below the first gate conductor and above the fin region. The silicon/germanium layer is disposed on lateral sides of the fin region and below the dielectric layer.
Another exemplary embodiment relates to a process of forming a transistor. The transistor has a semiconductor/germanium channel region. The process includes an island of semiconductor material on a substrate, forming a single crystalline semiconductor/germanium, and providing a gate structure over at least a portion of the island. The island has a cap layer. The method also includes steps of growing oxide sidewalls on the island and removing the oxide sidewalls. The single crystalline semiconductor/germanium layer is provided on sidewalls of the island after the oxide sidewalls have been removed.
REFERENCES:
patent: 4697333 (1987-10-01), Nakahara
patent: 4994866 (1991-02-01), Awano
patent: 5019882 (1991-05-01), Solomon et al.
patent: 5155571 (1992-10-01), Wang et al.
patent: 5360749 (1994-11-01), Anjum et al.
patent: 5461250 (1995-10-01), Burghartz et al.
patent: 5591653 (1997-01-01), Sameshima et al.
patent: 5683934 (1997-11-01), Candelaria
patent: 5753541 (1998-05-01), Shimizu
patent: 5760442 (1998-06-01), Shigyo et al.
patent: 5766989 (1998-06-01), Maegawa et al.
patent: 5910015 (1999-06-01), Sameshima et al.
patent: 5981345 (1999-11-01), Ryum et al.
patent: 6022785 (2000-02-01), Yeh et al.
patent: 6124614 (2000-09-01), Ryum et al.
patent: 6133082 (2000-10-01), Masuoka
patent: 6232622 (2001-05-01), Hamada
patent: 6268640 (2001-07-01), Park et al.
“Sub-50 nm P-Channel FinFET”, Huang et al., IEEE Transactions on Electron Devices, vol. 48, No. 5, May 2001, pp. 880-882.
U.S. Ser. No. 09/633,209 filed Aug. 7, 2000 entitled “Double Gate Transistor having a Silicon/Germanium Channel Region”.
U.S. Ser. No. 09/633,312 filed Aug. 7, 2000 entitled “Double Gate Transistor Formed in a Thermal Process”.
U.S. Ser. No. 09/599,141 filed Jun. 22, 2000 entitled “A Process for Manufacturing Transistors having Si
Chaudhari Chandra
Chen Jack
LandOfFree
Method of forming a double gate transistor having an... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming a double gate transistor having an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming a double gate transistor having an... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2965355