Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2008-07-31
2011-10-04
Ha, Nathan (Department: 2814)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C257SE29262
Reexamination Certificate
active
08030152
ABSTRACT:
A semiconductor substrate includes a pair of trenches filled with a dielectric material. Dopant introduced into the mesa between the trenches is limited from diffusing laterally when the substrate is subjected to thermal processing. Therefore, semiconductor devices can be spaced more closely together on the substrate, and the packing density of the devices can be increased. Also trench constrained doped region diffuse faster and deeper than unconstrained diffusions, thereby reducing the time and temperature needed to complete a desired depth diffusion. The technique may be used for semiconductor devices such as bipolar transistors as well as isolation regions that electrically isolate the devices from each other. In one group of embodiments, a buried layer is formed at an interface between an epitaxial layer and a substrate, at a location generally below the dopant in the mesa. When the substrate is subjected to thermal processing, the buried layer diffuses upward, the dopant in the mesa diffuses downward until the two dopants merge to form an isolation region or a sinker extending downward from the surface of the epitaxial layer to the buried layer. In another embodiment, dopant is implanted between dielectrically filled trenches at a high energy up to several MeV, then diffused, combining the benefits of deep implantation and trenched constrained diffusion to achive deep diffusions with a minimal thermal budget.
REFERENCES:
patent: 4478655 (1984-10-01), Nagakubo et al.
patent: 4855244 (1989-08-01), Hutter et al.
patent: 5175607 (1992-12-01), Ikeda
patent: 5410175 (1995-04-01), Kyomasu et al.
patent: 5422502 (1995-06-01), Kovacic
patent: 5864159 (1999-01-01), Takahashi
patent: 6025220 (2000-02-01), Sandhu
patent: 6137136 (2000-10-01), Yahata et al.
patent: 6265744 (2001-07-01), Okamura
patent: 6287937 (2001-09-01), Lee et al.
patent: 6316818 (2001-11-01), Marty et al.
patent: 6417554 (2002-07-01), Ahmed
patent: 6420771 (2002-07-01), Gregory
patent: 6943426 (2002-08-01), Williams et al.
patent: 6569700 (2003-05-01), Yang
patent: 6638826 (2003-10-01), Zeng et al.
patent: 6657242 (2003-12-01), Norstrom et al.
patent: 6657262 (2003-12-01), Patti
patent: 6737722 (2004-05-01), Yamamoto et al.
patent: 6750526 (2004-06-01), Nakashima
patent: 6977426 (2005-12-01), Gorni et al.
patent: 7067899 (2006-06-01), Kanda et al.
patent: 7541247 (2009-06-01), Voldman
patent: 7709345 (2010-05-01), Sandhu et al.
patent: 2002/0084506 (2002-07-01), Voldman et al.
patent: 2002/0125527 (2002-09-01), Blanchard
patent: 2002/0130359 (2002-09-01), Okumura et al.
patent: 2003/0042537 (2003-03-01), Nakamura et al.
patent: 2003/0132453 (2003-07-01), Greenberg et al.
patent: 2003/0214011 (2003-11-01), Jianjun et al.
patent: 2005/0269597 (2005-08-01), Williams et al.
patent: 2005/0272207 (2005-08-01), Williams et al.
patent: 2005/0272230 (2005-08-01), Williams et al.
patent: 2008/0290452 (2008-11-01), Williams et al.
patent: 0589675 (1994-03-01), None
patent: 0708482 (1995-10-01), None
patent: 2362508 (2001-11-01), None
patent: 60-186035 (1985-09-01), None
patent: 63166268 (1988-07-01), None
patent: 2000-315742 (2000-11-01), None
Chan Wai Tien
Cornell Michael E.
Williams Richard K.
Advanced Analogic Technologies (Hong Kong) Limited
Advanced Analogic Technologies, Inc.
Ha Nathan
Patentability Associates
LandOfFree
Method of fabricating trench-constrained isolation diffusion... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating trench-constrained isolation diffusion..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating trench-constrained isolation diffusion... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-4277387