Method of fabricating semiconductor device

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S142000, C438S236000, C438S532000, C438S628000

Reexamination Certificate

active

06436747

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates to a method of fabricating a semiconductor device having a polysilicon member formed by patterning a polysilicon film.
There have conventionally been known an element having a polysilicon member which should be silicided such as the gate electrode of a MOS transistor or the electrode of a capacitor and a semiconductor device having a polysilicon member which need not be silicided such as the resistor film of a resistor or the gate electrode of a high-breakdown-voltage transistor having a protective function against dielectric breakdown.
A description will be given to a conventional method of fabricating, as a conventional semiconductor device, a semiconductor device having a MOS transistor comprising a gate electrode which should be silicided and a high-breakdown-voltage MOS transistor which need not be silicided.
First, a non-doped polysilicon film is formed on a substrate. Then, distinct portions of the polysilicon film are doped with phosphorus as an n-type impurity and boron as a p-type impurity by ion implantation, resulting in separately implanted regions. The doping may be performed before or after the formation of the gate electrode of each of the transistors. If the resistance is to be reduced by using, as a dopant, an impurity at a particularly high concentration, the doping may be performed twice before and after the patterning of the polysilicon film.
Next, annealing (RTA) for activating the implanted impurities is performed. Then, a TEOS film for forming a selective etching mask is deposited over the entire surface of the substrate by a plasma process. The TEOS film is patterned by etching or the like to form the selective etching mask covering a non-silicidation region and having an opening corresponding to a silicidation region.
Next, an impurity for promoting silicidation (for preamorphization) are ion implanted, from above the selective etching mask, into a gate electrode as a polysilicon member in the silicidation region. In the case of a salicidation process, an impurity for promoting silicidation are also ion implanted into source/drain regions.
Thereafter, a refractory metal film is deposited on the substrate such that a reaction is caused between the metal composing the refractory metal film and polysilicon composing the gate electrode (in the case of the salicidation process, polysilicon composing the gate electrode and silicon composing the source/drain regions) to form a silicide film. At this time, the silicide film is not formed in the non-silicidation region where the selective etching mask is interposed between the refractory metal film, the gate electrode, and the source/drain regions. After etching away an unreacted portion of the refractory metal film, a heat treatment for the phase transition of the silicide film is performed.
The foregoing process forms a semiconductor device in which a MOS transistor comprising a polysilicon electrode having a silicided upper portion and a high-breakdown-voltage transistor having a non-silicided gate electrode are provided on a single substrate.
Oftentimes, the polysilicon resistor film of the resistor is formed on an insulating film for isolation in the non-silicidation region. In that case, it follows that the selective etching mask covers the top surface of the polysilicon resistor film in the aforementioned structure.
However, the semiconductor device formed by the conventional fabrication process has the following problems.
First, there are cases where the resistance of the polysilicon film, e.g., the gate resistance of the gate electrode of a MOS transistor or the resistance of the resistive element of a resistor, varies disadvantageously. This is because the impurity implanted in the gate electrode diffuses into an ambient atmosphere (out-diffusion) during a heat treatment for activation. Accordingly, the concentration of the impurity in the polysilicon film doped with the impurity is reduced so that the resistance becomes higher than a preset value.
Second, the threshold voltage of the MOS transistor, especially the MOS transistor formed in the silicidation region, varies due to penetration of the impurity implanted for promoting silicidation through the gate electrode and into the substrate.
Third, the resistance varies due to formation of voids after the impurity in the polysilicon member comes out during the annealing for activation. In addition, voids are also formed in the silicide film when the upper portion of the polysilicon member is silicided, which makes it impossible to sufficiently reduce the resistance of the silicide film.
SUMMARY OF THE INVENTION
A first object of the present invention is to provide a method of fabricating a semiconductor device having respective polysilicon members disposed in a silicidation region and in a non-silicidation region, wherein the resistance of each of the polysilicon members and the threshold voltage of a MOS transistor have reduced variations.
A second object of the present invention is to suppress an increase in the resistance of a silicide film by providing a semiconductor device having a polysilicon member with means for suppressing the formation of voids in the polysilicon member due to out-diffusion of an impurity.
A first method of fabricating a semiconductor device having a silicidation region and a non-silicidation region, wherein a MOS transistor comprising a gate electrode and heavily doped source/drain regions each having a silicided upper portion is disposed in the silicidation region, while an element comprising a polysilicon member having a non-silicided upper portion is disposed in the non-silicidation region, the method comprising the steps of: (a) forming a-gate insulating film and a polysilicon film on a semiconductor substrate; (b) implanting ions of an n-type impurity for resistance reduction into a portion of the polysilicon film by using a mask having an opening corresponding to an n-type impurity implantation region; (c) performing a first heat treatment for activating the n-type impurity; (d) after the step (c), implanting ions of a p-type impurity for resistance reduction into another portion of the polysilicon film by using a mask having an opening corresponding to a p-type impurity implantation region; (e) after the step (d), patterning the polysilicon film to form a gate electrode of the MOS transistor in the silicidation region and the polysilicon member in the non-silicidation region; (f) implanting impurity ions for forming the heavily doped source/drain regions of the MOS transistor; (g) after the step (f), forming an insulating film on the substrate; (h) forming a selective etching mask on the insulating film; (i) patterning the insulating film by using the selective etching mask to form a silicidation mask, the mask covering the non-silicidation region and having an opening over the silicidation region; (j) after the step (i), performing a second heat treatment for activating the p-type impurity; (k) after the step (j), implanting impurity ions for promoting silicidation into the gate electrode and heavily doped source/drain regions of the MOS transistor in the silicidation region; and (l) after the step (k), siliciding the respective upper portions of the gate electrode and heavily doped source/drain regions of the MOS transistor in the silicidation region.
In accordance with the method, the region heavily doped with the n-type impurity can be eliminated by the first heat treatment and the out-diffusion of the impurity implanted in the polysilicon member in the non-silicidation region can be prevented in the second heat treatment. This surely prevents variations in the resistance of the polysilicon member (such as the resistor film of a resistor) disposed in the non-silicidation region. Moreover, an increase in fabrication cost can be circumvented since the number of process steps is not increased.
In the first method of fabricating a semiconductor device, the first heat treatment is performed in an atmosphere containing oxygen, whereby oxide films are formed o

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of fabricating semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of fabricating semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating semiconductor device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2950543

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.