Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2003-01-09
2003-12-30
Nguyen, Cuong Quang (Department: 2811)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S396000, C438S951000
Reexamination Certificate
active
06670228
ABSTRACT:
FIELD OF THE INVENTION
The present invention is directed to a method of fabricating integrated circuits (ICs) and, in particular to a method of fabricating a polysilicon to polysilicon, i.e., poly-poly, capacitor on a BiCMOS device utilizing a field effect transistor (FET) gate layer and a bipolar SiGe extrinsic base polysilicon layer to form the base plates of the capacitor. More specifically, the present invention is directed to a method for fabricating a poly-poly capacitor utilizing process steps and structures which are used to form the gate of the metal oxide semiconductor (MOS) transistor and the base structure of the bipolar transistor in a BiCMOS (i.e., bipolar device and complementary metal oxide semiconductor (CMOS) device) process.
BACKGROUND OF THE INVENTION
In the field of semiconductor device manufacturing, CMOS (complementary metal oxide semiconductor) and BiCMOS (bipolar device and complementary metal oxide semiconductor) technologies have been widely used for integrating highly complex analog-digital subsystems onto a single chip. In such subsystems, high precision capacitors are typically required.
Several types of capacitors are available including diffusion-poly capacitors, poly-poly capacitors and metal-metal capacitors. In order to meet the demand for high precision capacitors in today's generation of integrated devices, poly-poly capacitors have been increasingly used.
Despite its high precision, a poly-poly capacitor is a compromise between high cost and ideal capacitor characteristics since it is relatively easy to construct, and has electrical characteristics better than diffusion-poly capacitors, but inferior electrical characteristics to metal-metal capacitors. However, metal-metal capacitors are much more difficult to fabricate than are poly-poly capacitors. Thus, poly-poly capacitors are the ever increasing choice used in the semiconductor industry for manufacturing integrated circuits in BiCMOS processes.
U.S. Pat. No. 5,195,017 describes in its “background” section several double level polysilicon processes have been employed in fabricating poly-poly capacitors, i.e. the so-called “Lin EPIC double level process” and the “4/3 Linear process”.
The Lin EPIC double level process uses a two-mask approach to define a capacitor bottom plate. The first polysilicon layer is masked and etched separate from the second polysilicon layer. Due to separate masking and etching steps, this prior art process is expensive, complicated and time consuming. Additionally, the topography that is associated with this prior art process requires an additional step of planarization prior to depositing metal on the appropriate contact points.
In the other double level process, namely the 4/3 Linear process, a single mask is used to define the bottom plate. The first level of polysilicon serves as the bottom plate and the CMOS gate. After the interlevel dielectric is formed, the second polysilicon layer is deposited to form the capacitor top plate. In order to eliminate filaments from the bottom plate edges and the CMOS gate edges, a large overetch is required. If there is a negative slope on the bottom plate edge, filaments will be trapped under the bottom plate. Moreover, since this is a double level process, the added topography also requires additional planarization prior to metallization.
In view of the drawbacks with prior art methods of fabricating poly-poly capacitors, there is a continued need for developing a new and improved method which significantly reduces the complications and expenses associated with the prior art methods. It would be especially beneficial if a method of fabricating a poly-poly capacitor could be developed which utilizes processing steps and structures which are also used to form the gate of the MOS transistor and base structure of the bipolar transistor in a BiCMOS process since such a method would significantly reduce the number of processing steps and costs associated with manufacturing integrated circuits.
SUMMARY OF THE INVENTION
One object of the present invention is to provide a method of fabricating a poly-poly capacitor for use in CMOS or BiCMOS integrated circuits that is not complicated or expensive to manufacture.
Another object of the present invention is to provide a method of fabricating a poly-poly capacitor utilizing existing polysilicon and masking steps, thereby achieving the integration of the poly-poly capacitor into the BiCMOS device at a low cost.
A yet further object of the present invention is to provide a method of fabricating a poly-poly capacitor utilizing steps and structures that are typically used to form the gate of the MOS transistor and the base structure of the bipolar transistor in a BiCMOS process.
The foregoing and other objects are achieved by constructing a poly-poly capacitor comprising two plate electrodes, wherein at least one of the plate electrodes is composed of SiGe polysilicon, said plate electrodes being separated by an insulating layer.
REFERENCES:
patent: 4805071 (1989-02-01), Hutter et al.
patent: 5047826 (1991-09-01), Keller et al.
patent: 5195017 (1993-03-01), McDonald
patent: 5268315 (1993-12-01), Prasad et al.
patent: 5286991 (1994-02-01), Hui et al.
patent: 5317180 (1994-05-01), Hutter et al.
patent: 5391905 (1995-02-01), Yamazaki
patent: 5407841 (1995-04-01), Liao et al.
patent: 5622887 (1997-04-01), Miwa et al.
patent: 5641692 (1997-06-01), Miwa et al.
patent: 5747369 (1998-05-01), Kantimahanti et al.
patent: 5973954 (1999-10-01), Wu et al.
patent: 6150701 (2000-11-01), Lee
patent: 6236101 (2001-05-01), Erdeljac et al.
patent: 6284617 (2001-09-01), Erdeljac et al.
Coolbaugh Douglas Duane
Freeman Gregory Gower
Subbanna Seshadri
Nguyen Cuong Quang
Sabo William D.
LandOfFree
Method of fabricating a polysilicon capacitor utilizing FET... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating a polysilicon capacitor utilizing FET..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating a polysilicon capacitor utilizing FET... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3170096