Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2000-02-29
2001-02-20
Dang, Trung (Department: 2823)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S275000, C438S277000, C438S278000
Reexamination Certificate
active
06190974
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method of fabricating a semiconductor device. More particularly, the present invention relates to a method of fabricating a mask read-only memory (mask ROM).
2. Description of the Related Art
Read-only memory (ROM) is a type of non-volatile memory that retains data even when the power is off. In fact, non-volatile memory is essential for starting up most computer-controlled electronic products before operating in a normal state.
Mask ROM is one of the most basic types of non-volatile memory. To facilitate fabrication, the transistor within each memory unit is usually formed first. Metallic lines for connecting to the transistor are subsequently laid by a forming a photomask layer. Alternatively, metallic lines for connecting to the transistor are already formed and an ion implantation is subsequently carried out using a patterned photomask to adjust the threshold voltage of some of the transistors. Such programming of a mask ROM through an ion implantation process is also known as code implantation.
According to the aforementioned method of fabricating a mask ROM, very few modifications are needed to accommodate some changes in product requirement. Changes can be made simply by fabricating a new set of photomasks. Hence, the method is particularly suitable for mass production. To shorten delivery time to customers, it is possible to fabricate the mask ROM to the stage prior to programming and then store them as semi-finished product. Later, when the desired program code arrives, a code implantation of the semi-finished mask ROM and some other finishing steps can be carried out.
At present, other types of memory or logic devices and a mask ROM are also integrated together to increase chip performance. For example, an embedded static random access memory (embedded SRAM) and a mask ROM are integrated together.
In general, most static random access memory (SRAM) requires two metallic layers. The metallic layers are formed in a metallization process. Conventionally, the code implantation for adjusting the threshold voltage of transistors is conducted before the formation of an inter-layer dielectric (ILD) layer. Since the photomask necessary for carrying out code implantation can be fabricated only after customer's order is received, the metallization process for SRAM is performed in the very last stage. Because a metallization process takes time, product shipment to customer must be delayed.
To shorten customer delivery time, attempts have been made to perform the necessary metallization process of the SRAM before the code implantation necessary for adjusting the threshold voltages of various mask ROM devices is carried out.
FIG. 1
is a graph showing the threshold voltage versus thickness of inter-layer dielectric (ILD) layer after chemical-mechanical polishing and code implantation.
In a metallization process, a planarization of the inter-layer dielectric (ILD) layer and the inter-metal dielectric (IMD) layer is necessary. In general, the ILD and the IMD layer are planarized by chemical-mechanical polishing (CMP). However, chemical-mechanical polishing produces a variation of thickness between the ILD and the IMD layer of more than 1000 Å. Variation of such magnitude can lead to imprecise adjustment of threshold voltage of devices in a code implantation of the mask ROM, thereby narrowing the coding window and increasing the level of difficulties in processing.
FIG. 2
is a graph with two curves showing the respective device saturation current (I
dSat
) versus amount of overlapping in photolithographic operation for a code implantation conducted before and after the formation of the inter-layer dielectric (ILD) layer.
In
FIG. 2
, the curve linked by solid diamonds represents the relationship between device saturated current and the amount of overlapping in photolithographic operation for code implantation performed after the formation of the inter-layer dielectric (ILD) layer. On the other hand, the curve linked by solid squares represents the relationship between device saturated current and the amount of overlapping in photolithographic operation for code implantation performed before the formation of the ILD layer.
As shown in
FIG. 2
, it does not matter if the code implantation is carried out before or after the ILD layer is formed; saturated current decreases when the amount of overlapping increases. However, under the same overlapping conditions, performing a implantation after the formation of the ILD layer produces a smaller saturated current than performing a code implantation before the formation of the ILD layer.
This is because when the feature size of a mask ROM is smaller than 0.35 &mgr;m, the scattering effect in a code implantation is intensified. Since both the ILD layer and the IMD layer have a definite thickness, a portion of the ion beam used in the code implantation may be blocked. However, using a high-energy ion beam in code implantation can lead to heavy scattering, ultimately leading to a fall in device saturated current as well as an increase in device switching problems.
In the meantime, as feature size of devices within a mask ROM falls below 0.35 &mgr;m, the photolithographic operation needed to prepare for code implantation is harder to control. Overlapping occurs more often, leading to further lowering of device saturated current and more device reliability problems.
SUMMARY OF THE INVENTION
The present invention provides a method for fabricating a mask read-only memory. Through an etching process, code implantation of the mask ROM can be carried out without the need to use a high-energy ion beam to penetrate any inter-layer dielectric or inter-metal dielectric layer. Hence, problems in adjusting the device threshold voltage and the problems of having a lower device saturated current in a conventional mask ROM due to a high-energy coding beam can be resolved.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a method for forming a mask ROM. The method is suitable for fabricating an integrated circuit that comprises a mask ROM and other types of memory or logic circuit devices. A substrate is first provided. A buried bit line is formed in the substrate. A gate dielectric layer is formed over the substrate, and then a word line is formed on the surface of the gate dielectric layer. An inter-layer dielectric (ILD) layer is formed over the word line and the gate dielectric layer. A conductive plug is formed in the ILD layer such that the conductive plug is electrically connected to the buried bit line. A patterned metallic line layer is formed on the surface of the ILD layer. An inter-metal dielectric (IMD) layer is formed over the patterned metallic line layer and the ILD layer. A photolithographic operation is carried out to form a mask layer for subsequent coding operation. Using the mask layer as an etching mask, the IMD layer and the ILD layer are etched to form a contact opening. A code implantation is next carried out, implanting ions into the substrate via the contact opening. The coding mask is removed, and then a dielectric layer that fills the contact opening is formed.
In this invention, the mask for code implantation is also used as an etching mask to form a contact opening in the IMD and ILD layer that leads to the ion implant position on the substrate before code implantation.
Since the ion beam for coding does not need to penetrate the IMD layer or the ILD layer in order to reach the substrate, a high-energy beam is unnecessary. Hence, the scattering of ions during code implantation is minimized so that saturated current of devices can be maintained and switching problems will occur less frequently.
In addition, since the ion beam for coding does not need to penetrate the IMD layer or the ILD layer, the threshold voltages of coded mask ROM devices are not affected by thickness variation of the layers after chemical-mechanical polish
Dang Trung
Huang Jiawei
J C Patents
Worldwide Semiconductor Manufacturing Corp.
LandOfFree
Method of fabricating a mask ROM does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of fabricating a mask ROM, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating a mask ROM will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2591585