Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
1999-09-09
2001-08-28
Bowers, Charles (Department: 2813)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S257000, C438S264000, C438S201000, C438S594000
Reexamination Certificate
active
06281077
ABSTRACT:
TECHNICAL FIELD
The present invention relates to a method for manufacturing electronic devices comprising non-volatile memory cells and LV transistors with salicided junctions, and using a small number of masks.
BACKGROUND OF THE INVENTION
In advanced processes (gate lengths of 0.35 &mgr;m or less), the need has recently arisen to integrate EEPROM-type non-volatile memories in high-speed devices that use the technique of saliciding the diffusions. As known, this technique is based on the use of a layer of self-aligned silicide (“salicide” from “Self-Aligned Silicide”), which reduces the resistivity of the junctions. The layer of salicide (which typically comprises titanium, but can also be cobalt or another transition metal) is formed by depositing a titanium layer on the entire surface of the device, and performing a heat treatment that makes the titanium react with the silicon, which is left bare on the junctions and the gate regions, such as to form titanium silicide. Subsequently, the nonreacted titanium (for example that deposited on oxide regions), is removed by etching with an appropriate solution, which leaves the titanium silicide intact. Thereby, both the gate regions and the junctions have in parallel a silicide layer with low resistivity (approximately 3-4 &OHgr;/square), which reduces the series resistance at the transistors. The salicide technique is described for example in the article “Application of the self-aligned titanium silicide process to very large-scale integrated n-metal-oxide-semiconductor and complementary metal-oxide-semiconductor technologies” by R.A. Haken, in
J. Vac. Sci. Technol. B
, vol 3, No. 6, Nov/Dec 1985.
The high voltages necessary for programming non-volatile memories (higher than 16 V) are however incompatible with saliciding the memory cells diffusions, since the breakdown voltage of the salicided junctions is lower than 13 V.
Process flows are thus being designed which permit integration of non-volatile memory cells and high-speed transistors with saliciding; however this integration is made difficult by the fact that these components have different characteristics, and require different process steps.
SUMMARY OF THE INVENTION
The invention provides a method for manufacturing non-volatile cells and high-speed transistors with a small number of masks, which is simple, and has the lowest possible costs.
According to the present invention, a method is provided for manufacturing of electronic devices comprising non-volatile memory cells and LV transistors with salicided junctions, and to the resulting electronic device.
REFERENCES:
patent: 5550072 (1996-08-01), Cacharelis et al.
patent: 5751631 (1998-05-01), Liu et al.
patent: 5861347 (1999-01-01), Maiti et al.
patent: 6174758 (2001-01-01), Nachumovsky
patent: 6177306 (2001-01-01), Wu
patent: 0 811 983 A1 (1997-12-01), None
patent: 08023041 (1996-01-01), None
patent: 09283643 (1997-10-01), None
Dalla Libera Giovanna
Galbiati Nadia
Patelmo Matteo
Vajana Bruno
Bowers Charles
Galanthay Theodore E.
Seed IP Law Group PLLC
Smoot Stephen W.
STMicroelectronics S.r. l.
LandOfFree
Method for manufacturing electronic devices comprising... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for manufacturing electronic devices comprising..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for manufacturing electronic devices comprising... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2499288