Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1997-07-07
1998-10-27
Booth, Richard A.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438692, 438564, H01L 21336
Patent
active
058277684
ABSTRACT:
A new method for manufacturing an MOS transistor is applied in the deep submicron process. In this method, a polysilicon layer is mainly used to form a raised source/drain structure and self-alignment is achieved by means of a planarization process. This method can reduce short channel effects and the series impedance of the source/drain as well as accomplish the local interconnection of a circuit and planarization. Therefore, this method is very suitable for manufacturing devices in the deep submicron process.
REFERENCES:
patent: 4789644 (1988-12-01), Meda
patent: 5079180 (1992-01-01), Rodder et al.
patent: 5118639 (1992-06-01), Roth et al.
patent: 5198378 (1993-03-01), Rodder et al.
patent: 5268330 (1993-12-01), Givens et al.
patent: 5312768 (1994-05-01), Gonzalez
patent: 5409853 (1995-04-01), Yu
patent: 5496750 (1996-03-01), Moslehi
patent: 5683924 (1997-11-01), Chan et al.
patent: 5736419 (1998-04-01), Naem
Huang Tiao-Yuan
Lin Horng-Chih
Booth Richard A.
National Science Council
LandOfFree
Method for manufacturing an MOS transistor having a self-aligned does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for manufacturing an MOS transistor having a self-aligned, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for manufacturing an MOS transistor having a self-aligned will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1613466