Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
1998-08-19
2002-04-23
Bowers, Charles (Department: 2813)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S642000, C438S643000, C438S652000, C438S653000
Reexamination Certificate
active
06376355
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a manufacturing method of an integrated semiconductor circuit, and more particularly, to a method for forming a metal interconnection in a semiconductor device.
2. Description of the Related Art
In general, a semiconductor device includes transistors, resistors and capacitors. A metal interconnection is required for realizing the semiconductor device on a semiconductor substrate. The metal interconnection which transmits electric signals must have low electric resistance, and be economical and reliable. Aluminum has been widely used as a metal interconnection.
As semiconductor devices become more highly integrated, the width or thickness of the metal interconnection must be reduced, requiring the size of a contact hole be reduced. Therefore, the aspect ratio of the contact hole increases, requiring new methods for completely filling the contact hole with the metal interconnection. One proposed method for completely filling a contact hole that has a high aspect ratio and a metal interconnection is the selective chemical vapor deposition (CVD) process. The selective CVD process uses the characteristic in which a growth rate of the metal layer on an insulating layer is different from that on a conductive layer. However, as the integration density of the semiconductor device increases, the junction depth of a source/drain region of a transistor is reduced. Accordingly, an aluminum layer used as the metal interconnection is penetrated to the shallow source/drain region to be diffused to a semiconductor substrate, thereby causing a junction spiking phenomenon. Therefore, a method for interposing a barrier metal layer between the aluminum layer and the source/drain region has been used to suppress the reaction of aluminum atoms of the aluminum layer with silicon atoms of the source/drain region. The barrier metal layer is formed on the entire surface of the resultant structure where the contact hole is formed Therefore, it is impossible to selectively form the metal interconnection only in the contact hole by selective CVD process since a blanket barrier metal layer is present.
SUMMARY OF THE INVENTION
To solve the above problems, it is an objective of the present invention to provide a method for forming a metal interconnection capable of selectively forming a metal layer for interconnection in a contact hole or a groove.
According to one embodiment of the present invention for achieving the above objective, an interdielectric layer is formed on a semiconductor substrate. Then, a predetermined region of the interdielectric layer is etched, to form an interdielectric layer pattern having a recessed region. Here, the recessed region may be a contact hole for exposing the predetermined region of the semiconductor substrate or a groove which is shallower than the thickness of the interdielectric layer. When the recessed region is a groove, the metal interconnection is formed through a damascene process.
Subsequently, a barrier metal layer, i.e. a titanium nitride (TiN) layer, is formed on the entire surface of the resultant structure where the interdielectric layer pattern is formed. Here, when the recessed region is the contact hole for exposing the predetermined region of the semiconductor substrate, i.e. a source/drain region of a transistor, an ohmic metal layer must be formed on the entire surface of the resultant structure where the interdielectric layer pattern is formed, before forming the barrier metal layer. Then, the barrier metal layer is annealed at a predetermined temperature if necessary, to fill the grain boundary region of the barrier metal layer with oxygen atoms. This is for preventing the diffusion of silicon atoms of the semiconductor substrate through the barrier metal layer.
Subsequently, an anti-nucleation layer, e.g. an insulating layer, is selectively formed only on the barrier metal layer formed on the non-recessed region, to thereby expose only the barrier metal layer formed on the sidewalls and the bottom of the recessed region. The insulating layer is for selectively forming a metal interconnection only in the recessed region in a process to be performed later. That is, using a characteristic in which the metal layer is not deposited on the insulating layer, the metal layer used for the metal interconnection is formed by the CVD process. Preferably, the insulating layer is one selected from the group consisting of a metal oxide layer, a metal nitride layer, a SiC layer, a BN layer, a SiN layer, a TaSiO layer and a TiSiO layer.
The metal oxide layer can be formed by selectively forming a layer having excellent oxidation characteristics, i.e. a metal layer, only on the barrier metal layer formed on the non-recessed region, and then exposing the metal layer to air or to O
2
plasma. Also, the metal oxide layer can be formed by loading and oxidizing the resultant structure in a furnace, where the metal layer has excellent oxidation characteristics. The metal nitride layer, e.g. an aluminum nitride layer, may be formed by selectively forming an aluminum layer only on the barrier metal layer formed on the non-recessed region, and then exposing the aluminum layer to N
2
or NH
3
plasma or performing RTP in an atmosphere of NH
3
and/or N
2
.
Preferably, a metal layer for forming the metal oxide layer is formed of an Al layer, a Cu layer, a Au layer, a Ag layer, a W layer, a Mo layer, a Ta layer or a Ti layer. Also, the metal layer may be formed of a metal alloy film containing one selected from the group consisting of Al, Au, Ag, W, Mo and Ta, and at least one selected from the group consisting of Cu, Si, Ge, Ti and Mg.
The metal layer may be formed through sputtering, a chemical vapor deposition (CVD) or a plating process. Preferably, the CVD process is performed at a temperature range corresponding to a mass transported region instead of a surface reaction limited region and at a pressure of 5 Torr or higher so that the metal layer is not formed in the recessed region. It is preferable that an argon gas and a hydrogen gas are used for a carrier gas and a reducing gas, respectively. The hydrogen gas may be used as a carrier gas. Also, the sputtering process for forming the metal layer is performed such that atoms sputtered from the target lose directionality to prevent the anti-nucleation layer from being formed in the recessed region. That is, it is preferable that the sputtering process for forming the anti-nucleation layer is performed at several mTorr using a DC magnetron sputtering apparatus without a collimator to utilize the poor step-coverage.
Alternatively, the anti-nucleation layer may be formed through a reactive sputtering process. The metal oxide layer may be formed through a O
2
reactive sputtering process, and the metal nitride layer, i.e. an aluminum nitride layer, may be formed through a N
2
reactive sputtering process.
As described above, the anti-nucleation layer for exposing the barrier metal layer formed in the recessed region has characteristics of the insulating layer, so that a metal layer, i.e. an aluminum layer or a copper layer, may be selectively formed in the recessed region. This is because the time required for forming metal nuclei on the anti-nucleation layer being an insulating layer is several tens through several hundreds times longer than the time required for forming metal nuclei on the barrier metal layer being a metal layer. Subsequently, a metal plug for filling a region surrounded by the exposed barrier metal layer, e.g. an aluminum plug, is formed through a selective MOCVD process. The metal plug may be formed of Cu or W instead of Al. Preferably, the aluminum plug is formed through a selective MOCVD process using a precursor containing Al. It is also preferable that the selective MOCVD process for forming the aluminum plug is performed at a temperature corresponding to a surface reaction limited region of aluminum, e.g. at a temperature lower than 300° C. It is preferable that the precursor containing the aluminum is one selected f
Lee Sang-in
Yoon Mee-young
Berezny Nema
Bowers Charles
Marger Johnson & McCollo, P.C.
Samsung Electronics Co,. Ltd.
LandOfFree
Method for forming metal interconnection in semiconductor... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for forming metal interconnection in semiconductor..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming metal interconnection in semiconductor... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2931558