Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1999-04-07
2000-11-21
Niebling, John F.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438595, 438618, 438639, H01L 21336, H01L 2176, H01L 213205, H01L 214763
Patent
active
061502235
ABSTRACT:
A method for forming a different width of gate spacer is disclosed. The method includes firstly forming a gate oxide layer on a semiconductor substrate. A polysilicon layer, a conductive layer, a first dielectric layer are formed in order on the gate oxide layer. The first dielectric layer, the conductive layer, the polysilicon layer, and the gate oxide layer are further etched using them as the interior gate and the peripheral gate. Next, second dielectric layer, third dielectric layer, and fourth dielectric layer are formed over the interior gate and the peripheral gate, and a first photoresist layer abuts the surface of the fourth dielectric layer of the interior circuit. Moreover, etching the fourth dielectric layer of peripheral gate to form a second spacer of peripheral gate, and etching the third dielectric layer of the peripheral gate are undertaken to form a first spacer of the peripheral gate. Removing the first photoresist layer and the fourth dielectric layer of the interior circuit, a fifth dielectric layer is formed on the third dielectric layer of the interior circuit. The fourth dielectric layer and the top surface of the second dielectric layer of the peripheral circuit are removed. The fifth dielectric layer is formed on the first dielectric layer and the third peripheral of the peripheral circuit, and then the second photoresist layer on the fifth dielectric layer, wherein the third photoresist layer is patterned as a bit-line contact via of the interior circuit and the bit-line contact vias of the peripheral circuit. Finally, anisotropically etching the third photoresist layer and the fifth dielectric layer, a bit-line to the substrate contact via and a bit-line to the gate contact via are formed inside the fifth dielectric layer.
REFERENCES:
patent: 5683922 (1997-11-01), Jeng et al.
patent: 5807779 (1998-09-01), Liaw
patent: 5874334 (1999-02-01), Jeng et al.
patent: 5885895 (1999-03-01), Liu et al.
patent: 5899742 (1999-05-01), Sun
patent: 5936279 (1999-09-01), Chuang
Chern Horng-Non
Hou Alex
Lin Kun-Chi
Lin Tsu-An
Tsai Chien-Hua
Niebling John F.
Pompey Ron
United Microelectronics Corp.
LandOfFree
Method for forming gate spacers with different widths does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method for forming gate spacers with different widths, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming gate spacers with different widths will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1256171