Method for etching transistor gates using a hardmask

Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438719, 438738, 438659, 252 791, H01L 213065

Patent

active

058519262

ABSTRACT:
An etchant composition of nitrogen trifluoride and chlorine, preferably also including a passivation material such as hydrogen bromide, etches tungsten silicide-polysilicon gate layers with high selectivity to a thin underlying silicon oxide gate oxide layer to form straight wall, perpendicular profiles with low microloading and excellent profile control.

REFERENCES:
patent: 5188704 (1993-02-01), Babie et al.
patent: 5228950 (1993-07-01), Webb et al.
patent: 5346586 (1994-09-01), Keller
patent: 5358601 (1994-10-01), Cathey
patent: 5431772 (1995-07-01), Babie et al.
patent: 5605601 (1997-02-01), Kawasaki

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for etching transistor gates using a hardmask does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for etching transistor gates using a hardmask, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for etching transistor gates using a hardmask will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2047290

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.