Static information storage and retrieval – Addressing – Sync/clocking
Reissue Patent
1999-02-25
2003-06-24
Dinh, Son T. (Department: 2824)
Static information storage and retrieval
Addressing
Sync/clocking
C365S191000
Reissue Patent
active
RE038154
ABSTRACT:
CROSS REFERENCE TO RELATED APPLICATION
The present application is related to U.S. patent application Ser. No. 08/414,919 entitled “CIRCUIT FOR DETECTING A FAULT IN A CLOCK SIGNAL FOR MICROPROCESSOR ELECTRONIC DEVICES” filed of even date herewith by the inventors hereof and assigned to the assignee herein, and incorporated by reference herein.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a circuit for detecting irregularities in a clock signal of electronic devices containing a microprocessor and non-volatile memory elements.
The present invention concerns specifically two types of electronic device, to wit:
microcontrollers containing EEPROM or FLASH EEPROM non-volatile memories, and
FLASH EEPROM memories using internally a microprocessor for management of the reading, programming and erasing phases.
The following description is given with reference to this field of application only for the purpose of simplifying discussion thereof.
2. Description of the Prior Art
EEPROM and FLASH EEPROM memories are electrically programmable and erasable memory devices and generally comprise inside them a certain number of electrically programmable but not erasable cells. These cells constitute a small memory matrix termed UPROM (Unerasable and Programmable Read Only Memory) which is programmed by the manufacturer of the integrated circuit during testing of the device and is not visible subsequently to the user.
The UPROM is used mainly by a so-called “redundancy” circuit contained in the memory device. Said circuit permits replacement of the addresses of the rows or columns which are damaged or in any case do not possess the desired characteristics by other rows or columns termed “redundant”. By means of the UPROM the manufacturer can also set the memory device configuration by choosing among the various possible configurations provided during designing. This flexibility permits suiting the device to the customer's or market requirements.
It is thus clear that programming these memory cells is entrusted exclusively to the device manufacturer and must not be permitted the user.
However if the FLASH EEPROM is integrated on a microprocessor device or if it contains inside itself a microprocessor for management of the reading, programming and erasure phases it may happen that following occurrence of an irregular situation such as failure of the clock signal, some outputs of the microprocessor are found with random logic levels. This can cause undesired effects in the device such as e.g. programming of one of the UPROM registers and irreversible corruption of the contents thereof.
To reach the high degree of reliability required today of these devices there is a tendency to equip them with circuits designed to prevent or correct any malfunctions thereof or of circuits peripheral thereto. Such malfunctions can occur during normal use of the microcontroller or memory or following incorrect use thereof, e.g. when the correct timings for the signals applied to its inputs are not respected.
In general these circuits have the function of generating a reset signal which reinitializes the microprocessor while holding it in said state until the situation returns to normal.
Generally all electronic devices comprising a microprocessor have a special external reset pin by means of which it is possible to reset the device. Normally this pin, which is connected internally to a so-called “pull-up” resistance, is connected externally to a capacitor of appropriate value so as to hold low the logic level on the reset input until the capacitor is charged. However it may happen that in irregular situations such as e.g. if the device is replaced by another without turning off power to the card the-external capacitor remains charged and the new device is not correctly reset.
For this reason many devices contain a circuit known to those skilled in the art as power-on reset.
The operating principle is quite simple since the circuit output changes state and supplies a reset pulse in response to the mere rise of the supply voltage from zero to a value higher than a certain threshold and typically greater than 2,5 to 3 volts for a 5V power supply.
Generally the reset signal is generated in the microcontroller by the circuit just described and is also transferred to the exterior through a special terminal present in the device. It is thus possible to hold even peripheral circuits interfaced with the device in the reset state.
Although advantageous in certain ways this solution exhibits the following serious shortcoming. If, following a failure in the clock signal generating circuit, said signal is interrupted the power-on reset circuit does not intervene and the microcontroller stops in a random and unpredictable state. There can thus occur irregular situations in the microprocessor which can lead e.g. to writing of one of the UPROM registers and irreversible corruption of its contents.
The technical problem underlying the present invention is to provide a circuit capable of detecting clock signal irregularities and having structural and functional characteristics such as to allow increasing the reliability level of the device in which it is integrated and thus overcoming the limitations and shortcomings indicated above with reference to the prior art.
SUMMARY OF THE INVENTION
An electronic device including a microprocessor, a circuit generating a clock signal, and memories of both the volatile type and the non-volatile type, incorporates a circuit for generation of a reset signal capable of detecting a stop in the oscillation of said clock signal and generating a logic signal coupled with the reset input of the microprocessor.
The solution idea underlying the present invention is to monitor the clock signal applied to the device and, if an irregularity is detected, generate a reset signal holding the microprocessor in a safe state. The reset signal is held until the circuit generating the clock signal resumes normal operation.
The characteristics and advantages of the circuit and method in accordance with the present invention are set forth in the description of an embodiment thereof given below by way of non-limiting example with reference to the annexed drawings.
REFERENCES:
patent: 4230958 (1980-10-01), Boll et al.
patent: 4415861 (1983-11-01), Palmquist et al.
patent: 4633097 (1986-12-01), Dewitt et al.
patent: 4672325 (1987-06-01), Murai
patent: 4736119 (1988-04-01), Chen et al.
patent: 4802131 (1989-01-01), Toyoda
patent: 5018111 (1991-05-01), Madland
patent: 5199032 (1993-03-01), Sparks et al.
patent: 5343096 (1994-08-01), Heikes et al.
patent: 5936452 (1999-08-01), Utsuno et al.
patent: 4417091 (1994-11-01), None
CA IBM Technical Disclosure Bulletin, vol. 37 No. 04B, Apr. 1994, pp. 185-188.
Moroni Angelo
Scarra Flavio
Taddeo Alberto
Dinh Son T.
Jorgenson Lisa K.
Santarelli Bryan A.
STMicroelectronics S.r.l.
LandOfFree
Method and circuit for detecting a fault in a clock signal... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and circuit for detecting a fault in a clock signal..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and circuit for detecting a fault in a clock signal... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3142334