Method and apparatus for performing wafer level testing of integ

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437226, 437237, H01L 2166

Patent

active

053995058

ABSTRACT:
A semiconductor wafer (20) having integrated circuit dice (22), wafer conductors (42-47, 50-53), and wafer contact pads (38) formed thereon. The wafer conductors (42-47, 50-53) are used to transfer electrical signals to and from the integrated circuit dice (22) on semiconductor wafer (20) so that wafer level testing and burn-in can be performed on the integrated circuit dice (22). In accordance with one embodiment of the present, each wafer conductor (45, 52) is electrically coupled to the same bonding pad (78) on each integrated circuit dice (22). Each wafer conductor (42-47, 50-53) includes at least a portion of conductor (42-47) which overlies the upper surface of at least one integrated circuit dice (22).

REFERENCES:
patent: 4281449 (1981-08-01), Ports et al.
patent: 4379259 (1983-04-01), Varadi et al.
patent: 4467400 (1984-08-01), Stopper
patent: 4472483 (1984-09-01), Shimamoto et al.
patent: 4489397 (1984-12-01), Lee
patent: 4518914 (1985-05-01), Okubo et al.
patent: 4519035 (1985-05-01), Chamberlain
patent: 4523144 (1985-06-01), Okubo et al.
patent: 4628991 (1986-12-01), Hsiao et al.
patent: 4783695 (1988-11-01), Eichelberger et al.
patent: 4849847 (1989-07-01), McIver et al.
patent: 4855253 (1989-08-01), Weber
patent: 4884122 (1989-11-01), Eichelberger et al.
patent: 4918811 (1990-04-01), Eichelberger et al.
patent: 4937203 (1990-06-01), Eichelberger et al.
patent: 4956602 (1990-09-01), Parrish
patent: 4961053 (1990-10-01), Krug
patent: 4967146 (1990-10-01), Morgan et al.
patent: 4968931 (1990-11-01), Littlebury et al.
patent: 5012187 (1991-04-01), Littlebury
patent: 5047711 (1991-09-01), Smith et al.
patent: 5059899 (1991-10-01), Farnworth et al.
patent: 5130644 (1992-07-01), Ott
patent: 5206181 (1993-04-01), Gross
patent: 5239191 (1993-08-01), Sakumoto et al.
patent: 5241266 (1993-08-01), Ahmad et al.
patent: 5279975 (1994-01-01), Devercaux et al.
Intel Corporation, Intel486.TM. DX Microprocessor Data Book, Jun. 1991, pp. 127-141, Order No.: 240440-004.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for performing wafer level testing of integ does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for performing wafer level testing of integ, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for performing wafer level testing of integ will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1148599

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.