Electrical computers and digital processing systems: memory – Storage accessing and control – Control technique
Reexamination Certificate
2008-09-02
2008-09-02
Kim, Matt (Department: 2186)
Electrical computers and digital processing systems: memory
Storage accessing and control
Control technique
C711S168000, C710S052000, C710S112000
Reexamination Certificate
active
10330995
ABSTRACT:
Bus address, function and system information in relation to bus requests are maintained in a centralized location (702). Parallel access to the centralized data is facilitated through the use of pointers to the centralized location. Bus transaction operations needing access to the centralized data are simultaneously connected to the data through the use of the pointer control (610), rather than requiring the data to be sequentially transmitted to the bus transaction operations as required.
REFERENCES:
patent: 5961615 (1999-10-01), Zaidi et al.
patent: 5983327 (1999-11-01), Achilles et al.
patent: 6044438 (2000-03-01), Olnowich
patent: 6216200 (2001-04-01), Yeager
patent: 6567556 (2003-05-01), Bramley
patent: 6757679 (2004-06-01), Fritz
patent: 2001/0042174 (2001-11-01), Gupta et al.
patent: 2003/0145159 (2003-07-01), Adiletta et al.
Hennessy et al., “Computer Architecture A Quantitative Approach,” Morgan Hauffmann Publishers, Inc., 1990, pp. 654-662.
Eckel Nathan A.
Wiedenman Gregory B.
Crawford & Maunu PLLC
Johnson Charles A.
Kim Matt
Marley Robert
Thomas Shane M
LandOfFree
Method and apparatus for multiple sequence access to single... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for multiple sequence access to single..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for multiple sequence access to single... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3943899