Method and apparatus for leakage compensation with full Vcc...

Static information storage and retrieval – Read/write circuit – Precharge

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S154000

Reexamination Certificate

active

06801463

ABSTRACT:

BACKGROUND
An embodiment of the present invention relates to the field of integrated circuits, and more particularly, to an approach for leakage current compensation.
Static random access memory (SRAM), which is designed to coexist on the same die as a high performance logic process, is increasingly susceptible to leakage in metal oxide semiconductor (MOS) devices. Continued scaling of device sizes to improve the performance of logic has resulted in a significant increase in leakage currents.
To achieve high density, SRAMs often include a large number of bit-cells in a single column, which is typically implemented with a pair of differential bit-lines. Such an SRAM relies on the development of a differential voltage on a selected bit-line pair in response to a memory read operation directed to the SRAM. To develop the differential voltage, the bit-lines are first pre-charged to the power supply rails and the particular bit-cell on the corresponding column is selected. The selected bit-cell then discharges one of the bit-lines, depending on the value stored in the selected cell, with a total bit-line capacitance CbI and a discharge current of Idrive.
Where N cells are in a column, the unselected N−1 cells contribute a leakage current of N−1 times a leakage current Ileak. For this example, the voltage differential between the bit-lines develops at the rate
dv/dt
=(
I
drive−(
N
−1)*
I
leak)/
CbI
  (Eqn. 1)
For higher leakage currents, (N−1)*Ileak may be large enough to be capable of discharging the other bit-line of the differential bit-line pair.
As can be seen from Equation 1, increasing leakage currents lead to a reduction in the rate of swing development and, in fact, may reach a point at which the leakage current completely swamps the drive current.
One approach to addressing this issue is to reduce the number of memory cells per column of memory, i.e. decrease the value of N in the above example. This solution, however, reduces array efficiency and leads to an increase in area for the SRAM. Other types of circuitry, including, for example, register files and certain types of domino logic, for example, may also be adversely affected by device leakage.


REFERENCES:
patent: 4858195 (1989-08-01), Soneda
patent: 5517452 (1996-05-01), Mehalal
patent: 6501687 (2002-12-01), Choi
patent: 6608786 (2003-08-01), Somasekhar et al.
patent: 6707708 (2004-03-01), Alvandpour et al.
A Bit-Line Leakage Compensation Scheme For Low-Voltage Srams Agawa, K.; Hara, H.; Takayanagi, T.; Kuroda, T. VLSI Circuits, 2000. Digest of Technical Papers. 2000 Symposium on, 2000 pp. 70-71.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and apparatus for leakage compensation with full Vcc... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and apparatus for leakage compensation with full Vcc..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for leakage compensation with full Vcc... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3321886

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.