Electronic digital logic circuitry – Function of and – or – nand – nor – or not – Decoding
Patent
1998-02-05
2000-05-30
Tokar, Michael
Electronic digital logic circuitry
Function of and, or, nand, nor, or not
Decoding
326105, 326112, 326 95, 326 98, H03K 19094, H03K 1920, H03K 19096
Patent
active
060694971
ABSTRACT:
The present invention is a method and apparatus for a N-nary logic circuit that comprises a logic tree circuit that couples to a first set of input logic paths, a second set of input logic paths, and a set of output logic paths, which all use 1 of N signals where one and only one of the N logic paths is active during an evaluation cycle. The preferred embodiment of the present invention uses 1 of 4 signals, while other embodiments of present invention include 1 of 2 signals, 1 of 3 signals, 1 of 8 encoding, and the general embodiment of the 1 of N signals. The logic tree circuit evaluates a given function that includes, for example, an AND/NAND function, an OR/NOR function, or an XOR/Equivalence function. The logic tree circuit uses a single, shared logic tree with multiple evaluation paths for evaluating the function of the logic circuit.
REFERENCES:
patent: 4851714 (1989-07-01), Hwang
patent: 5208489 (1993-05-01), Houston
patent: 5208490 (1993-05-01), Yetter
patent: 5251176 (1993-10-01), Komatsu
patent: 5424734 (1995-06-01), Hirahara et al.
patent: 5524088 (1996-06-01), Yoshida
patent: 5596539 (1997-01-01), Passow et al.
patent: 5640108 (1997-06-01), Miller
patent: 5668525 (1997-09-01), Chiu et al.
patent: 5682353 (1997-10-01), Eitan et al.
patent: 5804989 (1998-09-01), Sato
patent: 5808932 (1998-09-01), Irrinki et al.
patent: 5841719 (1998-11-01), Hirata
patent: 5867423 (1999-02-01), Kapoor et al.
patent: 5870344 (1999-02-01), Ozawa
patent: 5892726 (1999-04-01), Moon et al.
patent: 5896343 (1999-04-01), Furumochi
patent: 5901081 (1999-05-01), Lahiri
Blomgren James S.
Horne Stephen C.
Petro Anthony M.
Potter Terence M.
Seningen Michael R.
Booth Matthew J.
Cho James H.
EVSX, Inc.
Tokar Michael
LandOfFree
Method and apparatus for a N-nary logic circuit using 1 of N sig does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method and apparatus for a N-nary logic circuit using 1 of N sig, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and apparatus for a N-nary logic circuit using 1 of N sig will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1912956