Method and a system for sealing an epitaxial silicon layer...

Coating apparatus – Gas or vapor deposition – Multizone chamber

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C156S345320, C156S345330, C414S939000

Reexamination Certificate

active

06685779

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a method of and a system for sealing an epitaxial silicon layer formed on a semiconductor wafer.
2. Discussion of Related Art
Integrated circuits are formed in and on silicon and other semiconductor wafers. Wafers are made by extruding an ingot from a silicon bath and sawing the ingot into multiple wafers. In the case of silicon, the material of the wafers is monocrystalline. An epitaxial silicon layer is then formed on the monocrystalline material of the wafer. The epitaxial silicon layer is typically doped with boron and has a dopant concentration of about 1×10
16
atoms per centimeter cube. A typical epitaxial silicon layer is about five microns thick. The material of the epitaxial silicon layer has better controlled properties than the monocrystalline silicon for purposes of forming semiconductor devices therein and thereon.
Once the epitaxial silicon layer is formed, the wafer is removed from the wafer processing chamber and exposed to ambient air. The air oxidizes the exposed epitaxial silicon layer to form a native oxide layer thereon. The epitaxial silicon layer and the native oxide layer are exposed to contaminants in the air and are usually filled with impurities and particles. When semiconductor devices are formed on a surface which is filled with impurities, the electronic devices often fail.
It has been suggested that exposure of an epitaxial silicon layer to ozone gas will provide an efficient process for forming a very pure oxide layer on the epitaxial silicon layer.
SUMMARY OF THE INVENTION
According to one aspect of the invention, a method of processing a wafer is provided. The wafer is located in a wafer processing chamber of a system for processing a wafer. An epitaxial silicon layer is then formed on the wafer while the wafer is located in the wafer processing chamber. The wafer is then transferred from the wafer processing chamber to a loadlock chamber of the system. Communication between the processing chamber and the loadlock chamber is closed off. The wafer is then exposed to ozone gas while located in the loadlock chamber, whereafter the wafer is removed from the loadlock chamber out of the system.


REFERENCES:
patent: 1037500 (1912-09-01), Leggett
patent: 3766051 (1973-10-01), Bollyky
patent: 3776023 (1973-12-01), Budd et al.
patent: 4341592 (1982-07-01), Shortes et al.
patent: 4409260 (1983-10-01), Pastor et al.
patent: 4872947 (1989-10-01), Wang et al.
patent: 4906595 (1990-03-01), van der Plas et al.
patent: 4908189 (1990-03-01), Staubach
patent: 5057463 (1991-10-01), Bryant et al.
patent: 5067218 (1991-11-01), Williams
patent: 5089441 (1992-02-01), Moslehi
patent: 5228208 (1993-07-01), White et al.
patent: 5229334 (1993-07-01), Kato
patent: 5258165 (1993-11-01), Olsen
patent: 5259881 (1993-11-01), Edwards et al.
patent: 5292393 (1994-03-01), Maydan et al.
patent: 5294571 (1994-03-01), Fujishiro et al.
patent: 5316981 (1994-05-01), Gardner et al.
patent: 5328360 (1994-07-01), Yokokawa
patent: 5330935 (1994-07-01), Dobuzinsky et al.
patent: 5360769 (1994-11-01), Thakur et al.
patent: 5378283 (1995-01-01), Ushikawa
patent: 5380682 (1995-01-01), Edwards et al.
patent: 5578280 (1996-11-01), Kazi et al.
patent: 5580419 (1996-12-01), Berenz
patent: 5604298 (1997-02-01), Dosoretz et al.
patent: 5693578 (1997-12-01), Nakanishi et al.
patent: 5735961 (1998-04-01), Shimada
patent: 5766360 (1998-06-01), Sato et al.
patent: 5879461 (1999-03-01), Adams
patent: 5981399 (1999-11-01), Kawamura et al.
patent: 6007675 (1999-12-01), Toshima
patent: 6017820 (2000-01-01), Ting et al.
patent: 6027701 (2000-02-01), Ishioka et al.
patent: 6072226 (2000-06-01), Thakur et al.
patent: 6077751 (2000-06-01), Marcus et al.
patent: 6143081 (2000-11-01), Shinriki et al.
patent: 6166509 (2000-12-01), Wyka et al.
patent: 6168961 (2001-01-01), Vaccari
patent: 6193852 (2001-02-01), Caracciolo et al.
patent: 6224934 (2001-05-01), Hasei et al.
patent: 6228331 (2001-05-01), Tanimura et al.
patent: 6338756 (2002-01-01), Dietze
patent: 6375746 (2002-04-01), Stevens et al.
patent: 6436194 (2002-08-01), Carlson et al.
patent: 0289246 (1988-11-01), None
patent: 3201427 (1991-09-01), None
patent: 03287767 (1991-12-01), None
patent: 4196119 (1992-07-01), None
patent: 3-104341 (1992-11-01), None
patent: 07211761 (1995-08-01), None
patent: 855805 (1996-02-01), None
patent: 08031763 (1996-02-01), None
patent: 08134649 (1996-05-01), None
patent: WO-95/20823 (1995-08-01), None
patent: WO 99/35311 (1999-07-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method and a system for sealing an epitaxial silicon layer... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method and a system for sealing an epitaxial silicon layer..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method and a system for sealing an epitaxial silicon layer... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3342298

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.