Static information storage and retrieval – Read/write circuit – Having particular data buffer or latch
Patent
1996-12-30
1998-03-24
Nelms, David C.
Static information storage and retrieval
Read/write circuit
Having particular data buffer or latch
36518907, 36523006, G11C 706
Patent
active
057320276
ABSTRACT:
An output buffer circuit of a semiconductor memory device can produce multiple output buffer drive strengths. An electronic system including a memory device in which such an output buffer circuit is implemented can include a mechanism for enabling the output buffer drive strength to be easily selected by a user of the memory device (such as an assembler of an electronic system including the memory device) from the multiple possible drive strengths. The invention thus enables a memory device to be easily configured to have an output buffer drive strength that is compatible with a wide variety of electrical loads to be driven by the output buffers of the memory device. Since the output buffer circuit of the invention allows the output buffer drive strength to be more closely tailored to the electrical load being driven, signal reflections, voltage overshoot and undershoot, and timing problems that can result from mismatch between the output buffer drive strength and the associated electrical load can be reduced.
REFERENCES:
patent: 4636983 (1987-01-01), Young et al.
patent: 4785427 (1988-11-01), Young
patent: 4918664 (1990-04-01), Platt
patent: 5132936 (1992-07-01), Keswick et al.
patent: 5157282 (1992-10-01), Ong et al.
patent: 5319258 (1994-06-01), Ruetz
patent: 5345112 (1994-09-01), Nazarian et al.
patent: 5347183 (1994-09-01), Phelan
patent: 5362997 (1994-11-01), Bloker
patent: 5381370 (1995-01-01), Lacey et al.
patent: 5383157 (1995-01-01), Phelan
patent: 5469558 (1995-11-01), Lieberman et al.
U.S. Patent Application Serial No. 08/576,081, entitled Method and Apparatus for a Programmable Skew Buffer to Optimize Input/Output Timing, by Mathew Arcoleo, filed on Dec. 21, 1995.
Griffin et al., Memory 1996: Complete Coverage of DRAM, SRAM, EPROM, and Flash Memory ICs, Chapter 7, "DRAM Technology," pp. 7-1 thru 7-20, Integrated Circuit Engineering Corporation, 1996.
Griffin et al., Memory 1996: Complete Coverage of DRAM, SRAM, EPROM, and Flash Memory ICs, Chapter 8, "SRAM Technology," pp. 8-1 thru 8-18, Integrated Circuit Engineering Corporation, 1996.
Griffin et al., Memory 1996: Complete Coverage of DRAM, SRAM, EPROM, and Flash Memory ICs, Chapter 13, "Voltage and Power Comsumption," pp. 13-1 thru 13-8, Integrated Circuit Engineering Corporation, 1996.
Cypress Semiconductor, Cypress Programmable Logic Data Book 1996, Nov. 1995, pp. i-v; 4-28 thru 4-34; and 6-16 thru 6-28.
Cypress Semiconductor, "Programmable Skew Clock Buffer (PSCB)," pp. 10-130 thru 10-139.
Cypress Semiconductor, Cypress Data Book Memories DataCom FCT Logic PC Products, May 1995, pp. i-vii; 2-36 thru 2-43; 2-227; 2-258 thru 2-268; 6-1 thru 6-15; and 6-74 thru 6-84.
Arcoleo Mathew R.
Johnson Derek R.
Leong Raymond M.
Cypress Semiconductor Corporation
Graham David R.
Nelms David C.
Niranjan F.
LandOfFree
Memory having selectable output strength does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory having selectable output strength, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory having selectable output strength will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2294873