Static information storage and retrieval – Read/write circuit – Precharge
Reexamination Certificate
2004-11-23
2008-10-28
Tran, Michael T (Department: 2827)
Static information storage and retrieval
Read/write circuit
Precharge
C365S154000
Reexamination Certificate
active
07443747
ABSTRACT:
Capacitive coupling correction circuits are coupled between adjacent parallel dynamic (pre-charged) or static conductors. The capacitive coupling correction circuits effectively isolate a low voltage applied to a first conductor from a high pre-charged voltage stored on an adjacent second conductor (or vice versa). The adjacent parallel conductors can be bit lines of a memory cell. Each capacitive coupling correction circuit can include an inverter having an input terminal coupled to the first conductor, and an output terminal coupled to a first plate of a capacitor. A second plate of the capacitor is coupled to the second conductor. The capacitance of the capacitor is selected to be identical to a parasitic capacitance between the first and second conductors. As a result, there is a zero net voltage effect between the first and second conductors. The capacitive coupling correction circuits may be distributed along the length of the first and second conductors.
REFERENCES:
patent: 4809052 (1989-02-01), Nishioka et al.
patent: 6370078 (2002-04-01), Wik et al.
patent: 6785176 (2004-08-01), Demone
Lien Chuen-Der
Yeh Tzong-Kwang Henry
Bever Hoffman & Harms LLP
Integrated Device Technology Inc.
Tran Michael T
LandOfFree
Memory array bit line coupling capacitor cancellation does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory array bit line coupling capacitor cancellation, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory array bit line coupling capacitor cancellation will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3993141