Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2007-08-07
2007-08-07
Pert, Evan (Department: 2826)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S303000
Reexamination Certificate
active
11524958
ABSTRACT:
With respect to the selective ratio in the etching process, it is an object to give design freedom in size of an LDD overlapped with a gate electrode, which is formed in a self-aligning manner, by performing an etching process under an etching condition that has a high selective ratio between a mask pattern and metal such as titanium in forming a first conductive layer pattern. A laminated structure comprising a lower first conductive layer and an upper second conductive layer is formed over a semiconductor layer with a gate insulating film interposed therebetween, a mask pattern is formed on the laminated structure, a condition that an etching rate of the mask pattern is fast is used and the second conductive layer and the first conductive layer are etched to form a tapered first conductive layer pattern, and the second conductive layer in the first conductive layer pattern is selectively etched in accordance with the left mask pattern to form a second conductive layer pattern in which a width of the first conductive layer is longer than that of the second conductive layer.
REFERENCES:
patent: 4707721 (1987-11-01), Ang et al.
patent: 4963504 (1990-10-01), Huang
patent: 5177577 (1993-01-01), Taniguchi et al.
patent: 5445710 (1995-08-01), Hori et al.
patent: 5498573 (1996-03-01), Whetten
patent: 5583067 (1996-12-01), Sanchez
patent: 6201281 (2001-03-01), Miyazaki et al.
patent: 6235558 (2001-05-01), Oda et al.
patent: 6596571 (2003-07-01), Arao et al.
patent: 6646287 (2003-11-01), Ono et al.
patent: 6706544 (2004-03-01), Yamazaki et al.
patent: 6872604 (2005-03-01), Yamazaki et al.
patent: 6933184 (2005-08-01), Arao et al.
patent: 2001/0030322 (2001-10-01), Yamazaki et al.
patent: 2001/0035526 (2001-11-01), Yamazaki et al.
patent: 2001/0041392 (2001-11-01), Suzawa et al.
patent: 2001/0048408 (2001-12-01), Koyama et al.
patent: 2001/0052950 (2001-12-01), Yamazaki et al.
patent: 2001/0055841 (2001-12-01), Yamazaki et al.
patent: 2002/0000551 (2002-01-01), Yamazaki et al.
patent: 2002/0048829 (2002-04-01), Yamazaki et al.
patent: 2002/0102776 (2002-08-01), Yamazaki et al.
patent: 2002/0163049 (2002-11-01), Yamazaki et al.
patent: 2003/0020118 (2003-01-01), Kajiwara et al.
patent: 2003/0062524 (2003-04-01), Kimura
patent: 2003/0100151 (2003-05-01), Okamoto
patent: 2004/0023478 (2004-02-01), Samavedam et al.
patent: 2004/0087125 (2004-05-01), Monoe
patent: 2004/0140472 (2004-07-01), Fujimoto et al.
patent: 2004/0171242 (2004-09-01), Monoe et al.
patent: 2005/0181610 (2005-08-01), Sasagawa et al.
patent: 1 128 430 (2001-08-01), None
patent: 06-053324 (1994-02-01), None
patent: 10-012605 (1998-01-01), None
patent: 2000-269331 (2000-09-01), None
patent: 2000-294787 (2000-10-01), None
patent: 2001-313397 (2001-11-01), None
patent: 2002-14337 (2002-01-01), None
patent: 2003-257950 (2003-09-01), None
M. Wittmer et al., “Characteristics of TIN gate metal-oxide-semiconductor field effect transistors”, J. Appl. Phys. vol. 54, No. 3, Mar. 1983, pp. 1423-1428.
Mishima et al., “Improved Lifetime of Poly-Si TFTs with a Self-aligned Gate-overlapped LDD Structure”, IEEE Transactions on Electron Devices, vol. 49, No. 6, Jun. 2002, pp. 981-985.
Ohgata et al., “A new dopant activation technique for poly-Si TFTs with a self-aligned gate-overlapped LDD structure”, IEDM Technical Digest, Dec. 2000, pp. 205-208.
U.S. Appl. No. 10/731,089, filed Dec. 10, 2003.
U.S. Appl. No. 10/777,117, filed Feb. 13, 2004.
Monoe Shigeharu
Sasagawa Shinya
Yokoshima Takashi
Costellia Jeffrey L.
Nixon & Peabody LLP
Pert Evan
Semiconductor Energy Laboratory Co,. Ltd.
LandOfFree
Manufacturing method for semiconductor device does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Manufacturing method for semiconductor device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Manufacturing method for semiconductor device will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3890619