Static information storage and retrieval – Addressing – Plural blocks or banks
Patent
1999-03-26
2000-11-21
Dinh, Son T.
Static information storage and retrieval
Addressing
Plural blocks or banks
365194, 365221, G11C 800
Patent
active
061512648
ABSTRACT:
Integrated circuit memory devices include first and second spaced-apart memory banks in an integrated circuit substrate. A pad block in the integrated circuit substrate is located between the first and second spaced-apart memory banks. An input/output block in the integrated circuit substrate is connected to the pad block to receive input data from external of the integrated circuit memory device via the pad block and to transmit output data to external of the integrated circuit memory device via the pad block. A delay locked loop in the integrated circuit substrate is responsive to an external clock signal to generate an internal clock signal. An interface logic block in the integrated circuit substrate is responsive to the internal clock signal to control the first and second memory banks and the input/output block in response to the internal clock signal. A single data shift block in the integrated circuit substrate is located between the pad block and one of the first and second spaced-apart memory banks. The single data shift block is connected to the input/output block by a first plurality of lines and to both of the first and second memory banks by a second plurality of lines that is an integer multiple of the first plurality. The single data shift block converts serial data on the first plurality of lines to parallel data on the second plurality of lines and converts parallel data on the second plurality of lines to serial data on the first plurality of lines. The invention may be used in any integrated circuit memory device. However, the invention is preferably used in a packet type integrated circuit memory device that operates on packets of data address and control signals, such as a Rambus integrated circuit memory device.
REFERENCES:
patent: 5254883 (1993-10-01), Horowitz et al.
patent: 5473575 (1995-12-01), Farmwald et al.
patent: 5578940 (1996-11-01), Dillon et al.
patent: 5606717 (1997-02-01), Farmwald et al.
patent: 5663661 (1997-09-01), Dillon et al.
patent: 5898623 (1999-04-01), Clinton et al.
patent: 5901103 (1999-05-01), Harris, II et al.
U.S. application No. 09/137,543, Yoon, filed Aug. 20, 1998.
U.S. application No. 09/207,534, Moon et al., filed Dec. 8, 1998.
Dinh Son T.
Samsung Electronics Co,. Ltd.
LandOfFree
Integrated circuit memory devices including a single data shift does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuit memory devices including a single data shift , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit memory devices including a single data shift will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1264239