Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Of specified configuration
Reexamination Certificate
1999-10-29
2002-02-19
Meier, Stephen D. (Department: 2822)
Active solid-state devices (e.g., transistors, solid-state diode
Combined with electrical contact or lead
Of specified configuration
C257S762000, C257S773000
Reexamination Certificate
active
06348736
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to integrated circuit manufacturing processes and, more particularly, to processes for forming robust conductive structures on advanced insulating materials.
2. Description of the Prior Art
Increases in both performance and manufacturing economy with increased integration density have led to the use of design rules with extremely small feature size and closeness of spacing in integrated circuit design. Reduced interconnection length between devices included in integrated circuits (ICs) generally reduces signal propagation time and increases noise immunity. However, as integrated circuits are scaled to smaller design rules, reductions in wiring delays are diminished by increases in resistance (due to decreased cross-sectional area) and capacitance (due to increased connection proximity). This effect can only be ameliorated by resistivity of conductors and/or dielectric of insulators. Accordingly, advanced dielectric materials having low dielectric constants have been developed and used in manufacture of integrated circuits.
Among such advanced materials having particularly low dielectric constants now in widespread use are some silsesquioxane materials (hereinafter SSQ) which are particularly preferred for their ease of application, much in the nature of conventionally applied spin-on glass and gap filling qualities. The filling of gaps is important to reduce likelihood of propagation of crystal lattice dislocations and cracks in semiconductor materials which may carry significant internal stresses.
Suitable SSQ materials are commercially available polymer materials, one of which is principally, if not entirely, hydrogen silsesquioxane (HSiO
3/2
), sometimes referred by the acronym HSSQ or HSQ. A related material sometimes employed is methyl silsesquioxane (MSSQ or MSQ) in which a methyl group is substituted for the hydrogen in HSQ. These materials form a structure in which bridging oxygen atoms are shared between molecules. While the dielectric constant is low, the bridging oxygen atoms are strained and can be attacked by numerous chemicals or result in rapidly propagating cracks from relatively minor physical damage. For that reason, unprotected SSQ materials are not generally considered suitable for formation of layers even though they exhibit good planarizing characteristics that would support high resolution lithographic processes. For example, U.S. Pat. No. 5,818,111 notes the relative fragility of HSQ and proposes a structure of alternating layers of HSQ and protective silicon dioxide to form a multi-layer dielectric stack.
Damascene processing, alluded to above, is a well-understood and mature technology which is particularly useful for mechanically forming robust connections of superior electrical integrity at very small sizes and close spacings. Generally, a Damascene process defines the desired shape of conductors by the formation of a groove or recess in the surface of a dielectric material followed by deposition of a layer of metal of sufficient thickness to fill the recess(es). The layer of metal is then readily patterned by planarization to the original surface of the dielectric by any known process such as polishing. The structure so formed fully supports the metal at the bottom and sides of a connection (which may be made of materials such as gold, aluminum, tungsten or copper) and, thus, is resistant to metal migration, damage or the like. The formation of the groove or recess can also generally be formed with greater precision and regularity of the edges of the pattern than can be achieved by direct patterning of the layer of metal.
When forming conductors on a dielectric layer above a substantially completed chip, however, two patterning processes are required for formation of the interconnect patterns and for forming connections to devices on the chip in the form of vias alluded to above, respectively. These two patterning processes followed by metal deposition and planarization are collectively referred to as a dual Damascene process.
However, most SSQ materials are readily attacked by most lithographic resist developers which are generally of high pH. Moreover, when the SSQ material is attacked by resist developers, the amount of material which may be removed is not readily controllable and may undercut the resist pattern. Thus, when the SSQ is etched, even with a well-controlled etchant, the resulting (eg, linear) via shapes may be quite distorted and may lack uniformity across the chip and possibly be irregularly and unreliably registered with the structures on the chip to which the vias are to form connections.
Protection of the surface of the SSQ material with a further layer of material such as another dielectric is therefore, desirable.
Of course, using a resist is predicated on the assumption that the underlying material will not be affected by the processing and development of the resist until the resist pattern is fully formed. Since the SSQ material removal by the resist developer appears to be a function of the breaking of fragile shared oxygen bonds, it seems unlikely that a developer could be found which would not attack the SSQ material. Accordingly, at the present state of the art, processes using multiple resist layers seem to provide no significant benefit toward reduction of the problem.
In summary, use of HSQ or MSQ to underlie or support interconnection metallization allows use of dual Damascene processes to produce conductors and vias only with the likelihood that manufacturing yield will be compromised. While SSQ materials can be used as a gap fill material over connections applied to a surface, the advantages of damascene connections noted above are not achieved thereby. No technique has been available for avoiding the basic incompatibility of SSQ materials and resist developers in processes requiring a sequence of patterned etch steps, such as in a dual damascene process, particularly for accommodating fine pitch design rules for high density integrated circuits where the low dielectric constant of SSQ materials is particularly critical.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a process for protection of SSQ dielectric materials from attack by developing solutions during resist patterning by formation of an in situ protective layer for that purpose.
It is another object of the invention to provide a process by which robust interconnections between devices on a chip can be formed by a dual Damascene process consistent with use of SSQ dielectric materials and high manufacturing yield.
It is a further object of the invention to provide a process of forming dual Damascene conductors of reduced cost.
It is yet another object of the invention to provide protection for a SSQ dielectric material during dual Damascene processing as an incident of other required steps to avoid additional process steps (and variation) and costs associated therewith.
In order to accomplish these and other objects of the invention, a method and semiconductor device formed thereby are provided by the steps of depositing a material, exposing said material to a plasma so as to form a protective layer, forming a pattern of resist on a surface of the protective layer, removing a portion of the material in accordance with the pattern of resist while forming an intermediate material composition which is substantially impervious to a selected material at an exposed surface of the material as material is removed, forming a further pattern of resist on a surface of the intermediate material, and removing a portion of the intermediate material and a further portion of the material in accordance with the further pattern of resist.
In accordance with another aspect of the invention, a semiconductor device is provided including, in combination, a layer of silsesquioxane material,a first oxidized surface on the silsequioxane material, said surface being formed by exposing the material to a plasma, a damascene conductor formed in a groov
Cook Robert
Greco Stephen E.
Hummel John P.
Liu Joyce
McGahay Vincent J.
Abate Joseph P.
International Business Machines - Corporation
Meier Stephen D.
LandOfFree
In situ formation of protective layer on silsesquioxane... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with In situ formation of protective layer on silsesquioxane..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and In situ formation of protective layer on silsesquioxane... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2936302